



# **Confidentiality Notice**

Copyright (c) 2016 eInfochips - All rights reserved

This document is authored by elnfochips and is elnfochips intellectual property, including the copyrights in all countries in the world. This document is provided under a license to use only with all other rights, including ownership rights, being retained by elnfochips. This file may not be distributed, copied, or reproduced in any manner, electronic or otherwise, without the express written consent of elnfochips.



# **Contents**

| 1 | Do  | ocume   | nt Details                                            | 8   |
|---|-----|---------|-------------------------------------------------------|-----|
|   | 1.1 | Doo     | cument History                                        | 8   |
|   | 1.2 | Def     | inition, Acronyms and Abbreviations                   | 8   |
| 2 | Lic | ense /  | Agreement                                             | 13  |
| 3 | Pr  | eface . |                                                       | 14  |
|   | 3.1 | Inte    | ended Audience                                        | 12  |
|   | 3.2 | Inte    | ended Use                                             | 14  |
|   | 3.3 | Cor     | oventions                                             | 14  |
| 4 | Int | troduc  | tion                                                  | 15  |
|   | 4.1 | Abo     | out Chipset and ERAGON820 Development Kit             | 15  |
|   | 4.2 | Spe     | cial Marks                                            | 16  |
| 5 | AF  | Q809    | 6 Overview                                            | 17  |
|   | 5.1 | APO     | Q8096 features                                        | 20  |
|   | 5.2 | Sun     | nmary of APQ8096 features                             | 21  |
| 6 | M   | emory   | Map                                                   | 25  |
| 7 | Pir | n Defir | nitions                                               | 26  |
|   | 7.1 | I/O     | parameter definitions                                 | 26  |
|   | 7.2 | Pin     | assignments – APQ8096 bottom                          | 28  |
|   | 7.3 | Pin     | descriptions – APQ8096 bottom                         | 30  |
|   | 7.4 | Pin     | assignments – APQ8096 top                             | 82  |
|   | 7.5 | Pin     | descriptions – APQ8096 top                            | 84  |
| 8 | Ele | ectrica | l Specifications                                      | 90  |
|   | 8.1 | Abs     | olute maximum ratings                                 | 90  |
|   | 8.2 | Оре     | erating Conditions                                    | 91  |
|   | 8.2 | 2.1     | Core and memory voltage minimization (retention mode) | 94  |
|   | 8.3 | Pov     | ver distribution network                              | 95  |
|   | 8.4 | Pov     | ver sequencing                                        | 102 |
|   | 8.4 | 4.1     | Dhrystone and rock bottom maximum power               | 103 |
|   | 8.4 | 4.2     | Digital logic characteristics                         | 103 |
|   | 8.5 | Tim     | ing characteristics                                   | 107 |



| 8   | 5.1   | Timing diagram conventions              | 108 |
|-----|-------|-----------------------------------------|-----|
| 8   | 5.2   | Rise and fall time specifications       | 108 |
| 8   | 5.3   | Pad design                              | 109 |
| 8.6 | M     | lemory support                          | 111 |
| 8   | 6.1   | EBIO and EBI1 memory support            | 111 |
| 8   | 6.2   | eMMC on SDC1                            | 111 |
| 8   | 6.3   | NOR memory on SPI                       | 111 |
| 8.7 | M     | lultimedia                              | 111 |
| 8   | 7.1   | Camera interfaces                       | 111 |
| 8   | 7.2   | Audio support                           | 112 |
| 8   | 7.3   | Display support                         | 112 |
| 8   | 7.4   | A/V outputs                             | 112 |
| 8   | 7.5   | DMB support                             | 112 |
| 8.8 | C     | onnectivity                             | 113 |
| 8   | 8.1   | SD interfaces                           | 113 |
| 8   | 8.2   | USB interfaces                          | 115 |
| 8   | 8.3   | PCIe interface                          | 115 |
| 8   | 8.4   | UFS interface                           | 115 |
| 8   | 8.5   | UICC interface                          | 115 |
| 8   | 8.6   | SLIMbus interface                       | 115 |
| 8   | 8.7   | I2S interfaces                          | 116 |
| 8   | 8.8   | External-codec PCM interface            | 117 |
|     | •     | Primary PCM interface (2048 kHz clock)  | 117 |
|     | •     | Auxiliary PCM interface (128 kHz clock) | 119 |
| 8   | 8.9   | TSIF                                    | 120 |
| 8   | 8.10  | Touchscreen connections                 | 120 |
| 8   | 8.11  | I2C interface                           | 120 |
| 8   | 8.12  | Serial peripheral interface             | 121 |
| 8   | 8.13  | Internal functions                      | 121 |
|     | 8.8.3 | 13.1 Clocks                             | 121 |
|     | 8.8.3 | 13.2 Modes and resets                   | 123 |



|      | 8.8.13     | 3.3                | SWD                                              | 123 |
|------|------------|--------------------|--------------------------------------------------|-----|
|      | 8.8.14     | RF a               | and power management interfaces                  | 123 |
|      | 8.8.14     | 1.1                | RF front end (RFFE)                              | 124 |
|      | 8.8.14     | 1 2                | System power management interface (SPMI)         | 124 |
| •    |            |                    |                                                  |     |
| 9    | About e    | Infoc              | hips                                             | 125 |
|      |            |                    |                                                  |     |
|      |            |                    |                                                  |     |
|      |            |                    |                                                  |     |
| Lis  | t of Fig   | gure               | es                                               |     |
| Figu | re 1 ΔPΩ   | 2096               | functional block diagram and example application | 18  |
| _    |            |                    | lemory Map                                       |     |
| _    | •          |                    | on-package system pin assignments                |     |
| _    |            | _                  | bottom pin assignments – legend                  |     |
|      |            |                    | 3' multiplexing                                  |     |
| _    |            |                    | top pin assignments – legend                     |     |
| _    |            |                    | I view of APQ8096 top pin assignments            |     |
| Figu | re 8 IV cu | ırve f             | or VOL and VOH (valid for all VDD_Px)            | 107 |
|      |            |                    | agram conventions                                |     |
| Figu | re 10 Rise | e and              | fall times under different load conditions       | 109 |
| Figu | re 11 Dig  | ital Ir            | nput signal switch points                        | 109 |
| Figu | re 12 Out  | tput- <sub>l</sub> | pad equivalent circuit                           | 110 |
| Figu | re 13 SD   | inter              | face timing                                      | 114 |
| Figu | re 14 I2S  | timir              | ng diagram                                       | 116 |
| Figu | re 15 PC   | M_SY               | NC timing                                        | 117 |
| Figu | re 16 PC   | M_CC               | DDEC to APQ timing                               | 118 |
| Figu | re 17 AP0  | Q to F             | PCM_CODEC timing                                 | 118 |
| Figu | re 18 AU   | X_PC               | M_SYNC timing                                    | 119 |
| Figu | re 19 AU   | X_PC               | M_CODEC to APQ timing                            | 119 |
| Figu | re 20 AP   | Q to A             | AUX_PCM_CODEC timing                             | 119 |
| _    |            |                    | er timing diagram                                |     |
| Figu | re 22 XO   | timir              | ng parameters                                    | 122 |
| _    |            |                    | timing parameters                                |     |
| Figu | re 24 Sle  | ep-clo             | ock timing parameters                            | 123 |



# **List of Tables**

| Table 1 Document History                                                     | 8   |
|------------------------------------------------------------------------------|-----|
| Table 2 Definition, Acronyms and Abbreviations                               | 12  |
| Table 3 Special Marks                                                        | 16  |
| Table 4 Key APQ8096 features                                                 | 24  |
| Table 5 Position location and navigation summary                             | 24  |
| Table 6 Wireless connectivity summary by standard                            | 24  |
| Table 7 I/O description (pad type) parameters                                | 27  |
| Table 8 Boot configuration GPIOs                                             | 31  |
| Table 9 Pin descriptions – memory support functions                          | 32  |
| Table 10 Pin descriptions – multimedia functions                             | 38  |
| Table 11 Pin descriptions – connectivity functions                           | 50  |
| Table 12 BLSP configurations                                                 | 51  |
| Table 13 Pin descriptions – internal functions                               | 59  |
| Table 14 APQ8096 wakeup pins for APQ power management (APM)                  | 61  |
| Table 15 MODE [1:0] settings                                                 | 61  |
| Table 16 Pin descriptions – chipset interface functions                      | 65  |
| Table 17 Pin descriptions – RF front-end functions                           | 66  |
| Table 18 Pin descriptions – general-purpose input/output ports               | 79  |
| Table 19 Pin descriptions – no connection, do not connect, and reserved pins | 79  |
| Table 20 Pin descriptions – power supply pins                                | 81  |
| Table 21 Pin descriptions – ground pins                                      | 82  |
| Table 22 Pin descriptions – memory support functions                         | 87  |
| Table 23 Pin descriptions – no connection, do not connect, and reserved pins | 88  |
| Table 24 Pin descriptions – power supply pins                                | 88  |
| Table 25 Pin descriptions – ground pins                                      | 89  |
| Table 26 Absolute maximum ratings                                            | 91  |
| Table 27 Operating conditions for voltage rails with AVS Type-1              | 93  |
| Table 28 Operating voltages                                                  | 94  |
| Table 29 Core voltage in retention mode <sup>12</sup>                        | 94  |
| Table 30 Memory voltage in retention mode <sup>12</sup>                      | 94  |
| Table 31 APC voltage in retention mode 123                                   | 95  |
| Table 32 APQ8096 PDN specifications – lumped                                 | 95  |
| Table 33 APQ8096 PDN specifications – distributed                            | 97  |
| Table 34 APQ8096 PDN specifications – EBI                                    | 101 |
| Table 35 Dhrystone and rock bottom maximum power for APQ8096 devices         | 103 |
| Table 36 DC specification of VDD_P3 = 1.8 V GPIOs                            | 104 |
| Table 37 Digital I/O characteristics for VDD_P7 = 1.8 V nominal (SDC1)       | 105 |
| Table 38 Digital I/O characteristics for VDD_P2 = 2.95 V nominal (SDC2)      | 105 |
| Table 39 Digital I/O characteristics for VDD_P2 = 1.8 V nominal (SDC2)       | 105 |



| Table 40 Digital I/O characteristics for VDD_Px = 2.95 V nominal (UIM1 and UIM2 – Class B) | 106 |
|--------------------------------------------------------------------------------------------|-----|
| Table 41 Digital I/O characteristics for VDD_Px = 1.8 V nominal (UIM1 and UIM2 – Class B)  | 106 |
| Table 42 Supported MIPI_CSI standards and exceptions                                       | 111 |
| Table 43 Supported MIPI_DSI standards and exceptions                                       | 112 |
| Table 44 Supported HDMI standards and exceptions                                           | 112 |
| Table 45 Supported SD standards and exceptions                                             | 113 |
| Table 46 Supported USB standards and exceptions                                            | 115 |
| Table 47 Supported PCIe standards and exceptions                                           | 115 |
| Table 48 Supported UFS standards and exceptions                                            | 115 |
| Table 49 Supported UICC standards and exceptions                                           | 115 |
| Table 50 Supported SLIMbus standards and exceptions                                        | 115 |
| Table 51 Supported I2S standards and exceptions                                            | 116 |
| Table 52 I2S interface timing                                                              | 117 |
| Table 53 PCM_CODEC timing parameters                                                       | 119 |
| Table 54 AUX_PCM_CODEC timing parameters                                                   | 120 |
| Table 55 Supported TSIF standards and exceptions                                           | 120 |
| Table 56 Supported I2C standards and exceptions                                            | 120 |
| Table 57 SPI master timing characteristics                                                 | 121 |
| Table 58 XO timing parameters                                                              | 122 |
| Table 59 CXO_2 timing parameters                                                           | 122 |
| Table 60 Sleep-clock timing parameters                                                     | 123 |
| Table 61 AC timing parameters                                                              | 123 |
| Table 62 Supported RFFE standards and exceptions                                           | 124 |
| Table 63 Supported SPMI standards and exceptions                                           | 124 |



# **1 Document Details**

# 1.1 Document History

| Version             | Auth       | or              | Revi       | ewer            | Approv     | ver .           | Description Of Changes |
|---------------------|------------|-----------------|------------|-----------------|------------|-----------------|------------------------|
|                     | Name       | Date            | Name       | Date            | Name       | Date            | Orchanges              |
| Release<br>ver. 1.0 | eInfochips | 03-Sep-<br>2016 | eInfochips | 03-Sep-<br>2016 | eInfochips | 23-Sep-<br>2016 | Initial<br>release     |

**Table 1 Document History** 

# 1.2 Definition, Acronyms and Abbreviations

| Term     | Definition                            |
|----------|---------------------------------------|
| ADC      | Analog-to-digital converter           |
| AGC      | Automatic gain control                |
| ANC      | Active noise cancellation             |
| bps      | Bits per second                       |
| BER      | Bit error rate                        |
| BLSP     | BAM-based low-speed peripheral        |
| CA       | Carrier aggregation                   |
| CDMA     | Code division multiple access         |
| CRC      | Cyclic redundancy check               |
| CSI      | Camera serial interface               |
| DAC      | Digital-to-analog converter           |
| DC-HSPA+ | Dual-carrier HSPA+                    |
| DDR      | Double data rate                      |
| DLCA     | Downlink carrier aggregation          |
| DMB      | Digital mobile broadcast              |
| DRM      | Digital Rights Management             |
| DSI      | Display serial interface              |
| DSP      | Digital signal processor              |
| EBI      | External bus interface                |
| EDGE     | Enhanced data rates for GSM evolution |
| EDR      | Enhanced data rate                    |



| Term    | Definition                                            |
|---------|-------------------------------------------------------|
| eMMC    | Embedded multimedia card                              |
| ET      | Envelope tracking                                     |
| ETM     | Embedded trace macrocell                              |
| EV-DO   | Evolution data optimized                              |
| FB      | Feedback                                              |
| FDD     | Frequency division duplex                             |
| FE      | Front-end                                             |
| FFA     | Form-fit-accurate evaluation platform                 |
| GFX     | Graphics                                              |
| GLONASS | Global orbiting navigation satellite system           |
| GNSS    | Global navigation satellite system                    |
| GPIO    | General-purpose input/output                          |
| GPRS    | General packet radio services                         |
| GPS     | Global positioning system                             |
| GRFC    | Generic RF controller                                 |
| GSM     | Global system for mobile communications               |
| НВ      | High-Band                                             |
| HDCP    | High-bandwidth digital content protection             |
| HDMI    | High-definition multimedia interface                  |
| HEVC    | High Efficiency Video Coding                          |
| HSDPA   | High-speed downlink packet access                     |
| HSIC    | High-speed inter-chip                                 |
| HSPA+   | High-speed packet access                              |
| HSUPA   | High-speed uplink packet access                       |
| I2C     | Inter-integrated circuit                              |
| I2S     | Inter-IC sound                                        |
| JPEG    | Joint Photographic Experts Group                      |
| JTAG    | Joint Test Action Group (ANSI/ICEEE Std. 1149.1-1990) |
| kbps    | kilobits per second                                   |
| LB      | Low-Band                                              |
| LCD     | Liquid crystal display                                |
| LPA     | Low-power audio                                       |
| LPASS   | Low-power audio subsystem                             |
| LPDDR   | Low-power DDR                                         |



| Term     | Definition                                                                                                                                                                |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LSB      | The LSB can either be the least significant bit or least significant byte. All instances of LSB used in this manual are assumed to be LSByte, unless specified otherwise. |
| LTE      | Long-term evolution                                                                                                                                                       |
| MB       | Mid-Band                                                                                                                                                                  |
| МВНС     | Multiple button headset control                                                                                                                                           |
| МВР      | Mobile broadcast platform                                                                                                                                                 |
| MDP      | Mobile display processor                                                                                                                                                  |
| MIPI     | Mobile industry processor interface                                                                                                                                       |
| MMC      | Multimedia card                                                                                                                                                           |
| MNSP     | Package-on-package nanoscale package                                                                                                                                      |
| MPM      | Modem power management                                                                                                                                                    |
| MSB      | The MSB can either be the most significant bit or most significant byte. All instances of MSB used in this manual are assumed to be MSByte, unless specified otherwise.   |
| NFC      | Near field communicator                                                                                                                                                   |
| NSP      | Nanoscale package                                                                                                                                                         |
| OMA      | Open Mobile Alliance                                                                                                                                                      |
| PA       | Power amplifier                                                                                                                                                           |
| PCB      | Printed circuit board                                                                                                                                                     |
| PCle     | Peripheral component interconnect express                                                                                                                                 |
| PCM      | Pulse-coded modulation                                                                                                                                                    |
| PDM      | Pulse-density modulation                                                                                                                                                  |
| PM       | Power management                                                                                                                                                          |
| PoP      | Package-on-package                                                                                                                                                        |
| QDSS     | Qualcomm debug subsystem                                                                                                                                                  |
| QFPROM   | Qualcomm fuse programmable read-only memory                                                                                                                               |
| QLIC     | Quasi-linear interference cancellation                                                                                                                                    |
| QTI      | Qualcomm Technologies, Inc.                                                                                                                                               |
| radioOne | Zero-IF (ZIF) radio architecture                                                                                                                                          |
| RBDS     | Radio broadcast data system                                                                                                                                               |
| RDS      | Radio data system                                                                                                                                                         |
| RFFE     | RF front end                                                                                                                                                              |
| RLP      | Radio link protocol                                                                                                                                                       |
| RPM      | Resource power manager                                                                                                                                                    |
| SD       | Secure digital                                                                                                                                                            |



| Term     | Definition                                              |
|----------|---------------------------------------------------------|
| SDC      | Secure digital controller                               |
| SDRAM    | Synchronous dynamic random access memory                |
| SEE      | Secure Execution Environment                            |
| SFS      | Secure file system                                      |
| SIM      | Subscriber identity module                              |
| SLIMbus  | Serial Low-power Inter-chip Media Bus                   |
| SMT      | Surface mount technology                                |
| SPI      | Serial peripheral interface                             |
| SPMI     | Serial power management interface                       |
| sps      | Symbols per second (or samples per second)              |
| SSC      | Snapdragon sensor core                                  |
| SVA      | Snapdragon voice activation                             |
| TAP      | Test access port                                        |
| TCXO     | Temperature-compensated crystal oscillator              |
| TD-SCDMA | Time Division Synchronous Code Division Multiple Access |
| TDD      | Time division duplex                                    |
| TSIF     | Transport stream interface                              |
| UART     | Universal asynchronous receiver transmitter             |
| UFS      | Universal Flash Storage                                 |
| UICC     | Universal integrated circuit card                       |
| UIM      | User identity module                                    |
| ULCA     | Uplink carrier aggregation                              |
| UMTS     | Universal mobile telecommunications system              |
| USB      | Universal serial bus                                    |
| USB-OTG  | Universal serial bus on-the-go                          |
| USIM     | UMTS subscriber identity module                         |
| WAN      | Wide area network                                       |
| WCDMA    | Wideband code division multiple access                  |
| WCN      | Wireless connectivity network                           |
| WiGig    | Wireless Gigabit Alliance                               |
| WLAN     | Wireless local area network                             |
| WTR      | Wafer-scale RF transceiver                              |
| хо       | Crystal oscillator                                      |



| Term | Definition                  |
|------|-----------------------------|
| ZIF  | Zero intermediate frequency |

**Table 2 Definition, Acronyms and Abbreviations** 



### 2 License Agreement

The use of this document is subject to and governed by those terms and conditions in the eInfochips Ltd. Purchase and Software License Agreement for the APQ8096 based development platform, which you or the legal entity you represent, as the case may be, accepted and agreed to when purchasing ERAGON820 development platform from eInfochips Ltd. ("Agreement"). You may use this document, which shall be considered part of the defined term "Documentation" for purposes of the Agreement, solely in support of your permitted use of the ERAGON820 development platform under the Agreement. Distribution of this document is strictly prohibited without the express written permission of eInfochips Ltd. and its respective licensors, which they can withhold, condition or delay in its sole discretion.

elnfochips is a trademark of elnfochips Ltd., registered in India, USA and other countries.

Qualcomm is a trademark of Qualcomm Inc, registered in the United States and other countries. Other product and brand names used herein may be trademarks or registered trademarks of their respective owners.

This document contains technical data that may be subject to U.S. and international export, re-export, or transfer ("export") laws. Diversion contrary to U.S. and international law is strictly prohibited



#### 3 Preface

This document provides an overview of the APQ8096 SoC.

#### 3.1 Intended Audience

This document is intended for technically qualified personnel. It is not intended for general audience.

#### 3.2 Intended Use

The development platform supports a wide range of industry interfaces and offers a comprehensive hardware and software design. It comes with Android 6.0 software packages and pre-built sample demo applications for easy adaption.

This platform enables developers to evaluate and create solutions targeted at various market segments while customers and OEMs can build their products based on these designs directly or with customizations.

#### 3.3 Conventions

The following conventions are used in this document.



 $^{f ackslash}$  CAUTION: Cautions warn the user about how to prevent damage to hardware or loss of data.



NOTE: Notes call attention to important information.



#### 4 Introduction

This document describes features and functionality of the Qualcomm<sup>®</sup> Snapdragon™ 820 processor (model APQ8096) for embedded computing.

Qualcomm processors designed to perform embedded computing are dedicated to support embedded device OEMs in several ways such as

- Providing detailed documentation for developers.
- Ease of availability of development kits/community board for early access.
- Support for Multiple OS including support for mainline Linux.
- Availability of several computing module partners for customization for your individual projects/products.

Snapdragon 820 processors deliver high-performance computing, low power consumption and a rich multimedia experience for embedded devices.

It is an ideal solution for any application requiring computing horsepower and integrated Wi-Fi/Bluetooth connectivity. These applications can be Smart Home; Industrial Appliances, Digital Media and TV dongles, Smart Surveillance and Robotics.

Snapdragon supports a clear deployment path for embedded device OEMs and developers ranging from single-board computers and development kits to providing robust solutions to customer requirements, integration services and building production-ready as well as customizable computing modules.

#### 4.1 About Chipset and ERAGON820 Development Kit

Customers can now get access to the QUALCOMM Snapdragon APQ8096 chipset through ERAGON820 SoM and Development Kit. The complete kit and platform is available for purchase via eInfochips Inc. For more information, please visit our website <a href="https://www.einfochips.com">www.einfochips.com</a>

To obtain any information that is not included in this document or any information beyond the scope of this document, contact elnfochips.

For accessing additional documentation and software updates, please visit our support center at <a href="https://www.supportcenter.einfochips.com">www.supportcenter.einfochips.com</a>

For software and hardware support, please email us at qcsupport@einfochips.com



# 4.2 Special Marks

Defines special marks used in this document.

|        | Guidelines                                                                                                                                                                                                                                                        |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| []     | Brackets ([ ]) sometimes follow a pin, register, or bit name. These brackets enclose a range of numbers. For example, DATA [7:4] may indicate a range that is 4 bits in length, or DATA [7:0] may refer to all eight DATA pins.                                   |
| _N     | A suffix of _N indicates an active low signal. For example, RESIN_N.                                                                                                                                                                                              |
| 0x0000 | Hexadecimal numbers are identified with an x in the number (for example, 0x0000). All numbers are decimal (base 10) unless specified otherwise. Binary numbers have the term binary enclosed in parentheses at the end of the number; for example, 0011 (binary). |
| 1      | A blue vertical bar in the outer margin of a page indicates that a change was made since the previous revision of this document                                                                                                                                   |

**Table 3 Special Marks** 



## 5 APQ8096 Overview

Embedded computing devices continue to integrate more and increasingly complex functions. They support more functionality while increasing performance and reducing the board space and cost.

These demands are met by the APQ8096 – with its processor system that includes a customized 64-bit ARMv8-compliant quad-core applications processor (Qualcomm Kryo) – which further expands the mass-market chipset capabilities by making rich multimedia features accessible to more consumers worldwide.

The APQ8096 has a high level of integration that reduces the bill-of-material (BOM), which delivers board-area savings. The cost and time-to-market advantages of this IC will help drive adoption in mass markets around the world.

Wireless products based on the APQ8096 chipset may include:

- Music player-enabled devices and applications
- Cameras
- Devices with gaming, video streaming, and video conferencing features
- GPS, GLONASS, and BeiDou for global location-based service (with WGR7640).
- Wireless connectivity—Bluetooth, WLAN, and FM receiver (with QCA6174A-1)

The APQ8096 benefits are applied to each of these product types and include:

- Higher integration to reduce PCB surface area, time-to-market, and BOM costs while adding capabilities and processing power
- Integrated application processors and hardware cores to eliminate multimedia coprocessors, and to provide superior image quality and resolution for devices while extending application times.
- Higher computing power for high-end applications, and DC power savings for longer run times
- Position location and navigation systems supported through the WGR7640 global navigation satellite system (GNSS) receiver
- The APQ8096 Chipset supports Gen 8C operation
  - o Standalone GPS, GLONASS, and COMPASS
  - o Small, power- and thermal-efficient WGR7640 packaging
- A single platform providing dedicated support for all market-leading codecs and other multimedia formats to support deployments around the world
- DC power reduction using innovative techniques
- Support for the latest, most popular operating systems.





Figure 1 APQ8096 functional block diagram and example application



The APQ8096 is fabricated using the advanced 14 nm FinFET process for lower active power dissipation and faster peak CPU performance. It is available in the 994C MNSP 11, a  $15.6 \times 15 \times 0.64$  mm package-on-package (PoP) system (height dimension does not include the memory device). Its bottom footprint is equivalent to a 994-pin nanoscale package (994 NSP), and it accepts memory modules from above that are equivalent to a 387-pin chip-scale package (387 CSP). The bottom includes many ground pins for improved electrical grounding, mechanical strength, and thermal continuity.

The APQ8096 supports high-performance applications worldwide using GPS, GNSS, and BeiDou wireless networks.

Complementary ICs within the APQ8096 chipset include:

- Power management and charger ICs:
  - o PMI8994 power management IC
  - o PM8996 power management IC
  - o SMB1351 battery charger IC
- Wireless connectivity ICs:
  - o QCA6174A for WLAN and Bluetooth
  - o QCA6320/QCA6310 WiGig IC
- Audio ICs:
  - WCD9335 audio codec IC
  - o WSA8810 speaker driver IC

Since the APQ8096 includes so many diverse functions, its operation is more easily understood by considering major functional blocks individually. Therefore, the APQ8096 document set is organized according to the following block partitioning:

- Architecture and baseband processors
- Memory support
- Air interfaces
- Multimedia
- Connectivity
- Internal functions
- Interfaces to other functions (including the other ICs within the chipset)
- Configurable general-purpose input/output (GPIO) ports

Most of the information contained in this device specification is organized accordingly – including the circuit groupings within its functional block diagram (Figure 1), pin descriptions (Section Pin Definitions), and detailed electrical specifications (Section Electrical Specifications).



### 5.1 APQ8096 features

NOTE: Some of the hardware features integrated within the APQ8096 device must be enabled by software. See the latest version of the applicable software release notes to identify the hardware features that are enabled.

Features integrated into APQ8096 are as follows:

- 14 nm FinFET process for lower active power dissipation and faster peak CPU performance
- Customized 64-bit ARMv8-compliant quad-core applications processor (Kryo) organized in two clusters
  - Two high-performance Kryo cores gold cluster (target 2.15 GHz)
  - Two low-power Kryo cores silver cluster (target 1.6 GHz)
- Hexagon DSP with dual-Hexagon vector processor (HVX-512) designed for 825 MHz
- Dual-channel PoP high-speed memory LPDDR4 SDRAM designed for 1866 MHz clock rate
- Two 4-lane DSI DPHY 1.2 and HDMI 2.0 (4k60) or 4k30 Miracast
- Display 3840 × 2400 at 60fps, 2560 buffer width (10 layers blending), VESA DSC 1.1
- Complete 4k60 entertainment system (4k60 H.265/VP9 decode with uncompressed 4k display, HDMI 2.0)
  - o Improved video decode performance 1080p240/4K60/8x1080p30: H.264, VP8, HEVC 8/10-bit, VP9 1080p60
  - o Improved video encode performance 1080p120/4K30/4x1080p30: H.264, VP8, HEVC
  - Improved concurrent video performance 4K60 decode + 4K30 4:2:0 encode, 4K60 decode
- Three 4-lane CSI (4+4+4 or 4+4+2+1) DPHY1.2 at 2.0 Gbps per lane or Three 3-trio CPHY1.0 at 17Gbps
- Dual 14-bit image signal processing (ISP) 28 MP and 13 MP, 600 MHz; 32 MP 30 ZSL with dual-ISP; 16 MP 30 ZSL with single-ISP; TempNR v2, ASF3, Demosaic, Dual-AF, LTM, CAC, Green Imbalance, Pedestal, stats upgrades, and image quality enhancements
- Adreno 530 graphics processing unit (GPU) with 64-bit addressing; designed for 624 MHz
- Support for UFS2.0 gear 3 (1-lane), eMMC5.1, and SD3.0
- Dedicated low-power SSC with DSP to support always-on use cases
- WLAN 802.11ac and Bluetooth 4.1 supported through QCA6174A; WiGig (802.11ad/ 60 GHz) with QCA9500 – through respective PCIe interfaces
- Three PCIe interfaces



# **5.2 Summary of APQ8096 features**

#### APQ8096 features are summarized in Table 4

| Feature                       | APQ8096 capability                                                                                                                 |  |  |  |  |  |  |
|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Processors                    |                                                                                                                                    |  |  |  |  |  |  |
| Applications                  | Customized 64-bit ARMv8-compliant quad-core applications processor (Kryo)                                                          |  |  |  |  |  |  |
|                               | <ul> <li>Two high-performance Kryo cores – Gold cluster (2.15 GHz)</li> </ul>                                                      |  |  |  |  |  |  |
|                               | <ul> <li>Two low-power Kryo cores – Silver cluster (1.593 GHz)</li> </ul>                                                          |  |  |  |  |  |  |
| Digital signal processing     | Hexagon DSP with dual-Hexagon vector processor (HVX-512) (target 825 MHz)                                                          |  |  |  |  |  |  |
| RPM system                    | Cortex M3                                                                                                                          |  |  |  |  |  |  |
|                               | <ul> <li>Better suited for code certification and warm boot</li> </ul>                                                             |  |  |  |  |  |  |
|                               | <ul> <li>Brings up secure root of trust (SROT) application processors quickly</li> </ul>                                           |  |  |  |  |  |  |
|                               | <ul> <li>The only master of the APQ power manager (APM)</li> <li>APM coordinates shutdown/wakeup, clock rates, and VDDs</li> </ul> |  |  |  |  |  |  |
| Sensor core                   | Dedicated low-power Snapdragon sensor core with DSP with direct access to                                                          |  |  |  |  |  |  |
| Sensor core                   | internal cores to support always-on low-power use cases.                                                                           |  |  |  |  |  |  |
| Memory support                |                                                                                                                                    |  |  |  |  |  |  |
| System memory via PoP and EBI | Dual-channel PoP high-speed memory – LPDDR4 SDRAM designed for 1866 MHz clock                                                      |  |  |  |  |  |  |
| Other internal memory         | 256 KB OCIMEM                                                                                                                      |  |  |  |  |  |  |
| ,                             | 1 MB GMEM for GFX                                                                                                                  |  |  |  |  |  |  |
|                               | 512 KB VMEM for Video                                                                                                              |  |  |  |  |  |  |
| External memory               | STERN VINEW FOR VINCO                                                                                                              |  |  |  |  |  |  |
| Via UFS                       | UFS2.0 gear3 – 1 lane                                                                                                              |  |  |  |  |  |  |
| Via SDC1                      | eMMC5.1 NAND flash device                                                                                                          |  |  |  |  |  |  |
| Air interfaces                |                                                                                                                                    |  |  |  |  |  |  |
| WLAN/Bluetooth                | Yes (with QCA6174A)                                                                                                                |  |  |  |  |  |  |
| GNSS – IZat engine            | Gen 8C; GPS, GLONASS, and BeiDou                                                                                                   |  |  |  |  |  |  |
| Multimedia                    |                                                                                                                                    |  |  |  |  |  |  |
| Display support               | Up to three concurrent displays; two panels + external                                                                             |  |  |  |  |  |  |
| MIPI_DSI                      | Two; 4-lane + 4-lane; DSI DPHY 1.2; VESA DSC 1.1                                                                                   |  |  |  |  |  |  |
| HDMI                          | Yes; v2.0 (4k 60)                                                                                                                  |  |  |  |  |  |  |
| Miracast                      | Yes; v2.0                                                                                                                          |  |  |  |  |  |  |
| Example combinations          | 3840 × 2400 at 60 fps                                                                                                              |  |  |  |  |  |  |
|                               | 2560 buffer width (10 layers                                                                                                       |  |  |  |  |  |  |
|                               | blending) VESA DSC 1.1                                                                                                             |  |  |  |  |  |  |
| General display features      | Color depth – 24-bit pp; TFT, LTPS, CSTN, OLED panels                                                                              |  |  |  |  |  |  |
| Camera interfaces             | Qcamera; 1 GP dual ISP                                                                                                             |  |  |  |  |  |  |
| MIPI_CSI                      | Three 4-lane                                                                                                                       |  |  |  |  |  |  |
|                               | <ul> <li>Legacy mode CSIx LANEx P/M (DPHY1.2, maximum 8 Gbps 4-lanes)</li> </ul>                                                   |  |  |  |  |  |  |
|                               | <ul> <li>New trio mode with 3-lanes of 3-pins each (CPHY1.0, maximum 17 Gbps)</li> </ul>                                           |  |  |  |  |  |  |
| 2D performance                | Dual 14-bit ISP                                                                                                                    |  |  |  |  |  |  |
|                               | 28 MP + 13 MP, 600 MHz each                                                                                                        |  |  |  |  |  |  |
|                               | 28 MP30 ZSL with dual ISP                                                                                                          |  |  |  |  |  |  |
|                               | 16 MP30 ZSL with single ISP                                                                                                        |  |  |  |  |  |  |
|                               | TempNR v2, ASF3, Demosaic, Dual AF, LTM, CAC, Green Imbalance, Pedestal,                                                           |  |  |  |  |  |  |
|                               | statistics upgrades, image quality enhancements                                                                                    |  |  |  |  |  |  |
| Flexible 3A                   | Tier 1 customization support, gyro integration                                                                                     |  |  |  |  |  |  |
| Hardware post processor       | Hardware temporal NR, zooming, rotator, upscaling                                                                                  |  |  |  |  |  |  |

# **Chipset Overview**

| Feature                        | APQ8096 capability                                                                                                      |  |  |  |  |  |  |
|--------------------------------|-------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| VFE features                   | No LBC, move LSC, ABF3, demosaic, dual AF, CSC, LTM, gamma, green                                                       |  |  |  |  |  |  |
|                                | imbalance, pedestal, stats upgrades, 14-bit pipeline                                                                    |  |  |  |  |  |  |
| Mobile display processor       | MDP 570                                                                                                                 |  |  |  |  |  |  |
| Video applications performance |                                                                                                                         |  |  |  |  |  |  |
| Encode                         | 1080p120/4K30/4x 1080p30: H.264, VP8, HEVC                                                                              |  |  |  |  |  |  |
| Decode                         | 1080p240/4K60/8x 1080p30: H.264, VP8, HEVC 8/10-bit, VP9                                                                |  |  |  |  |  |  |
| Concurrency                    | 4K30 decode + 4K30 encode                                                                                               |  |  |  |  |  |  |
|                                | 4K60 decode + 1080p60 encode                                                                                            |  |  |  |  |  |  |
| Graphics                       | Adreno 530 3D graphics accelerator with 64-bit addressing                                                               |  |  |  |  |  |  |
|                                | 624 MHz                                                                                                                 |  |  |  |  |  |  |
|                                | OpenGL ES 3.0/3.1/GEP, GL4.4, DX11.3/4, Path Rendering                                                                  |  |  |  |  |  |  |
|                                | OpenCL 2.0 Full, Renderscript-Next                                                                                      |  |  |  |  |  |  |
| Audio                          |                                                                                                                         |  |  |  |  |  |  |
| Codec                          | Integrated within the hi-fi audio codec WCD9335 device:                                                                 |  |  |  |  |  |  |
|                                | <ul> <li>Seven DACs, seven outputs</li> </ul>                                                                           |  |  |  |  |  |  |
|                                | <ul> <li>Six differential analog inputs with dedicated ADCs</li> </ul>                                                  |  |  |  |  |  |  |
|                                | Six digital microphones                                                                                                 |  |  |  |  |  |  |
|                                | <ul> <li>Snapdragon voice activation (SVA) subsystem for ultra low voice wake-up</li> <li>MBHC, ANC</li> </ul>          |  |  |  |  |  |  |
|                                | 130 dB dynamic range, 24-bit DAC                                                                                        |  |  |  |  |  |  |
|                                | <ul> <li>44.1 kHz native playback</li> </ul>                                                                            |  |  |  |  |  |  |
|                                | <ul> <li>SLIMbus to I2S bridge</li> </ul>                                                                               |  |  |  |  |  |  |
| Speaker amplifier              | Integrated within the WSA8810/WSA8815 class D/G, low noise Smart Amplifier:                                             |  |  |  |  |  |  |
|                                | <ul> <li>4 W output power into 8 Ω load</li> </ul>                                                                      |  |  |  |  |  |  |
|                                | <ul> <li>Integrated SmartBoost</li> </ul>                                                                               |  |  |  |  |  |  |
|                                | <ul> <li>Integrated feedback speaker protection for excursion and temperature<br/>control of the transducers</li> </ul> |  |  |  |  |  |  |
|                                | Battery voltage monitoring                                                                                              |  |  |  |  |  |  |
| Low-power audio                | Low-power, low-complexity; 7.1 surround sound                                                                           |  |  |  |  |  |  |
| Voice codec support            | SILK; QCELP, EVRC, EVRC-B, EVRC-WB; G.711, G.729A/AB; GSM-                                                              |  |  |  |  |  |  |
|                                | FR, -EFR, -HR; AMR-NB, -WB                                                                                              |  |  |  |  |  |  |
| Audio codec support            | MP3; AAC, +, eAAC; WMA 9/Pro; Dolby AC-3, eAC-3, DTS                                                                    |  |  |  |  |  |  |
| Enhanced audio                 | <ul> <li>Surround sound: Dolby True-HD; DTS-HD; DTS express 7.1</li> </ul>                                              |  |  |  |  |  |  |
|                                | <ul> <li>Fluence noise cancellation; enhanced speaker protection</li> <li>QAudioFX/Qconcert/QEnsemble</li> </ul>        |  |  |  |  |  |  |
| A/V output – HDMI Rev 2.0      | Yes                                                                                                                     |  |  |  |  |  |  |
| Ay v output – HDIVII Kev 2.0   |                                                                                                                         |  |  |  |  |  |  |
|                                | <ul> <li>Integrated HDMI Tx core and HDMI PHY</li> <li>1080p at 60 Hz refresh; 24-bit RGB color</li> </ul>              |  |  |  |  |  |  |
|                                | ■ 4k × 2k at 60 fps + 4k × 2k at 30 fps HDMI                                                                            |  |  |  |  |  |  |
|                                | <ul> <li>Up to 8-channel audio for 7.1 surround sound</li> </ul>                                                        |  |  |  |  |  |  |
|                                | <ul> <li>Dolby Digital Plus, Dolby True-HD, and DTS-HD Master</li> </ul>                                                |  |  |  |  |  |  |
| Digital mobile broadcast       | External IC required; dual-TSIF for 12 segment ISDB-T                                                                   |  |  |  |  |  |  |
| (DMB)                          |                                                                                                                         |  |  |  |  |  |  |
| Connectivity                   |                                                                                                                         |  |  |  |  |  |  |
| BLSP ports                     | 12, 4 bits each; multiplexed serial interface functions                                                                 |  |  |  |  |  |  |
| UART                           | Yes – up to 4 MHz                                                                                                       |  |  |  |  |  |  |
| UIM                            | Yes – SIM, USIM, CSIM                                                                                                   |  |  |  |  |  |  |
| 12C                            | Yes – cameras, sensors, near field communicator (NFC), etc.                                                             |  |  |  |  |  |  |
| SPI                            | Yes – cameras, sensors, etc.                                                                                            |  |  |  |  |  |  |
| UIM (other than via BLSP)      | Two – dual voltage (1.8/2.95                                                                                            |  |  |  |  |  |  |



| Feature                    | APQ8096 capability                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|                            | V) Two – 1.8 V only                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| USB                        | Two – one USB 2.0 high-speed and one USB 3.0 super-speed/USB 2.0 high-speed compliant                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| PCle                       | Three – PCI-SIG PCIe v2.1 PHY and 2.1 controller                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| Secure digital interfaces  | <ul> <li>Up to three ports; one 8-bit and two 4-bit; SD 3.0</li> <li>SDC2 is dual-V</li> <li>SD/MMC card: eMMC NAND: DMR: eSD/eMMC boot</li> </ul>                                                                                                                                                                                                                                                         |  |  |  |  |  |
| TSIF                       | SET INITIAL CAPACITION OF THE PROPERTY OF THE SECOND                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| Audio interfaces           | Up to two ports; DMB support                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| SLIMbus                    | One; highly multiplexed, high-speed; baseline WCD9335                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| MI2S                       |                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| 101123                     | <ul> <li>Full duplex stereo or up to quad channel Tx/Rx MI2S (x3)</li> <li>Up to 8 channel for multi-channel audio applications (x1)</li> </ul>                                                                                                                                                                                                                                                            |  |  |  |  |  |
| PCM                        | Short and long sync PCM support                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| Wireless connectivity      | QCA6174A (Wi-Fi + Bluetooth)                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| Wheless connectivity       |                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
|                            | QCA6320/QCA6310 (802.11ad/60 GHz)                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| Touchscreen support        | Capacitive panels via ext IC (I2C, SPI, and interrupts)                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| DMB support                | Via external DMB device (SDC or TSIF)                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| Sensors                    | Snapdragon sensor core (dedicated Q6 low-power island with 512 KB)                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| Configurable GPIOs         |                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| Number of GPIO ports       | 150 – GPIO_0 to GPIO_149                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| Input configurations       | Pull-up, pull-down, keeper, or no pull                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| Output configurations      | Programmable drive current                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| Top-level mode multiplexer | Provides a convenient way to program groups of GPIOs                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| Internal functions         |                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| Security                   |                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| General security features  | Secure boot, SFS, OMA DRM 1.0/2.1, TrustZone, Qualcomm® Secure Execution Environment, secure debug, Microsoft WM DRM10, HDCP for HDMI                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| Crypto engine              | V4; algorithm accelerates file system encryption (AES-XTS) and IPSec and SSL (HMAC-SHA, CCM, CBCMAC)                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| QFPROM                     | <ul> <li>Large fuse array, replaces previous-generation Qfuse chains</li> <li>Nonvolatile memory with faster and simpler programming</li> </ul>                                                                                                                                                                                                                                                            |  |  |  |  |  |
| Security controller        | <ul> <li>Chip-wide configuration for security, feature enable, and debug</li> <li>Persistent storage of ID numbers and sensitive key data</li> <li>Support for the HDCP standard needed for HDMI</li> <li>Secure HDCP key provisioning and secure debug facility</li> <li>Gateway for all software and JTAG accesses to the QFPROM</li> <li>Primary and secondary hardware key blocking for SFS</li> </ul> |  |  |  |  |  |
| Boot sequence              | 1) Applications PBL, 2) RPM, 3) HLOS, 4) modem PBL                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|                            | Emergency boot over USB 3.0                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| PLLs and clocks            | <ul> <li>Multiple clock regimes; watchdog and sleep timers</li> <li>Inputs: 19.2 MHz CXO, CXO_2</li> <li>General-purpose outputs: M/N counter, PDM</li> </ul>                                                                                                                                                                                                                                              |  |  |  |  |  |
| Resource and power manager | <ul> <li>Fundamental to power management</li> <li>Key blocks: RPM core, Cortex M3, security controller, APM</li> <li>Improved efficiency via clock control, split-rail power collapse and voltage scaling; several low-power sleep modes</li> </ul>                                                                                                                                                        |  |  |  |  |  |
| Debug                      | JTAG, Design for software debug (DFSD), and ETM (all cores)                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |

## **Chipset Overview**

| Feature                                | APQ8096 capability                                                          |  |  |  |  |  |
|----------------------------------------|-----------------------------------------------------------------------------|--|--|--|--|--|
| Others                                 | Thermal sensors; modes and resets; peripheral subsystem                     |  |  |  |  |  |
| Chipset and RF front-end (RFFE) interf | ace features                                                                |  |  |  |  |  |
| WTR RF transceivers (not applicable t  | o APQ8096)                                                                  |  |  |  |  |  |
| Baseband data                          | Six Rx and two Tx analog interfaces                                         |  |  |  |  |  |
| Status and control                     | RFFE for each RFIC, plus other lines as needed via GPIOs                    |  |  |  |  |  |
| Power management                       | 2-line SPMI; plus other lines as needed via GPIOs                           |  |  |  |  |  |
| WCD audio codec                        |                                                                             |  |  |  |  |  |
| SLIMbus                                | Highly muxed, high-speed audio data plus status and control                 |  |  |  |  |  |
| Others                                 | Status, control, and clock lines as needed via GPIOs                        |  |  |  |  |  |
| Wireless connectivity                  |                                                                             |  |  |  |  |  |
| WLAN baseband data                     | PCle                                                                        |  |  |  |  |  |
| Bluetooth                              | PCM and UART interfaces                                                     |  |  |  |  |  |
| Fabrication technology and package     |                                                                             |  |  |  |  |  |
| Digital die                            | 14 nm FinFET process for lower active power dissipation, faster peak CPU    |  |  |  |  |  |
| NG PoP – small, thermally efficient    | 994C MNSP: $15.6 \times 15.0 \times 0.64$ mm (without memory device on top) |  |  |  |  |  |
| package                                |                                                                             |  |  |  |  |  |
| Bottom pin array of PoP                | Same as 994-pin nanoscale package (994 NSP); 0.4 mm pitch                   |  |  |  |  |  |
| Top pin array of PoP                   | Same as 387-pin chipscale package (387 CSP); 0.5 mm pitch                   |  |  |  |  |  |

#### **Table 4 Key APQ8096 features**

| Standard Feature descriptions                               |  |  |  |  |
|-------------------------------------------------------------|--|--|--|--|
| IZat with global navigation satellite system (GNSS) support |  |  |  |  |
| Gen8C GPS and GLONASS (GNSS), BeiDou/Compass, and Galileo   |  |  |  |  |

## **Table 5 Position location and navigation summary**

| Standard             | Feature descriptions      |  |  |  |  |
|----------------------|---------------------------|--|--|--|--|
| WLAN                 |                           |  |  |  |  |
| With QCA6174A        | 802.11ac, 2 × 2 MIMO      |  |  |  |  |
| With QCA6320/QCA6310 | WiGIG – 802.11ad, 60 GHz  |  |  |  |  |
| Bluetooth            |                           |  |  |  |  |
| With QCA6174A        | Bluetooth 4.1 and earlier |  |  |  |  |

**Table 6 Wireless connectivity summary by standard** 



# 6 Memory Map

The memory map is depicted in the following figure.

| 0x200000000 |                                   |            |  |  |  |
|-------------|-----------------------------------|------------|--|--|--|
| 0x800000000 | DDR_RAM (6 GB)                    | Read-Write |  |  |  |
|             | RESERVED (1.7 GB)                 |            |  |  |  |
| 0x10000000  | x120000000 MODEM (32 MB)          |            |  |  |  |
| 0x0E0000000 | PCIE_2_PCIE20_WRAPPER_AXI (32 MB) | Read-Write |  |  |  |
| 0x0D0000000 | PCIE_1_PCIE20_WRAPPER_AXI (16 MB) | Read-Write |  |  |  |
|             | PCIE_0_PCIE20_WRAPPER_AXI (16 MB) | Read-Write |  |  |  |
| 0x0C000000  | RESERVED (16 MB)                  |            |  |  |  |
| 0x0B000000  | RESERVED (16 MB)                  |            |  |  |  |
| 0x0A000000  | RESERVED (8 MB)                   |            |  |  |  |
| 0x09800000  | · · · ·                           | Dood Write |  |  |  |
| 0x09000000  | LPASS (8 MB)                      | Read-Write |  |  |  |
| 0x08000000  | QDSS_STM (16 MB)                  | Read-Write |  |  |  |
| 0x07800000  | RESERVED (8 MB)                   |            |  |  |  |
| 0x07400000  | PERIPH_SS (4 MB)                  | Read-Write |  |  |  |
| 0x06C00000  | RESERVED (8 MB)                   |            |  |  |  |
| 0x06A00000  | USB30_PRIM (2 MB)                 | Read-Write |  |  |  |
| 0x06900000  | RESERVED (1 MB)                   |            |  |  |  |
| 0x06800000  | MMSS_VMEM (1 MB)                  | Read-Write |  |  |  |
| 0x066C0000  | RESERVED (1.3 MB)                 |            |  |  |  |
| 0x06680000  | SYSTEM_IMEM (256 kB)              | Read-Write |  |  |  |
| 0x06603000  | RESERVED (500 kB)                 |            |  |  |  |
| 0x06602000  | RESERVED (4 kB)                   |            |  |  |  |
| 0x06601000  | RESERVED (4 kB)                   |            |  |  |  |
| 0x06600000  | RESERVED (4 kB)                   |            |  |  |  |
| 0x06400000  | RESERVED (2 MB)                   |            |  |  |  |
| 0x06100000  | RESERVED (3 MB)                   |            |  |  |  |
| 0x06000000  | RESERVED (1 MB)                   |            |  |  |  |
| 0x00000000  | CONFIG_NOC (96 MB)                |            |  |  |  |

Figure 2 System Memory Map



#### **7 Pin Definitions**

The APQ8096 is the lower device within a package-on-package system, as illustrated and explained in Figure 3



Figure 3 Package-on-package system pin assignments

Two sets of pin assignment details are presented in this document

- APQ8096 bottom pins (Section 7.2)
- APQ8096 top pins (Section 7.4)

## 7.1 I/O parameter definitions

| Symbol               | Description                                                                                                                              |  |  |  |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Pad attribute        |                                                                                                                                          |  |  |  |
| Al                   | Analog input (does not include pad circuitry)                                                                                            |  |  |  |
| AO                   | Analog output (does not include pad circuitry)                                                                                           |  |  |  |
| В                    | Bidirectional digital with CMOS input                                                                                                    |  |  |  |
| DI                   | Digital input(CMOS)                                                                                                                      |  |  |  |
| DO                   | Digital output(CMOS)                                                                                                                     |  |  |  |
| Н                    | High Voltage tolerant                                                                                                                    |  |  |  |
| S                    | Schmitt trigger input                                                                                                                    |  |  |  |
| Z                    | High Impedance (high-Z) output                                                                                                           |  |  |  |
| Pad pull details for | digital I/Os                                                                                                                             |  |  |  |
| nppdpukp             | Programmable pull resistor. The default pull direction is indicated using capital letters and is a prefix to other programmable options: |  |  |  |
|                      | NP: pdpukp = default no-pull with programmable options following the colon (:)                                                           |  |  |  |
|                      | PD: nppukp = default pulldown with programmable options following the colon (:)                                                          |  |  |  |
|                      | PU: nppdkp = default pullup with programmable options following the colon (:)                                                            |  |  |  |

# **Chipset Overview**

| Symbol              | Description                                                                      |  |  |  |  |  |
|---------------------|----------------------------------------------------------------------------------|--|--|--|--|--|
|                     | KP: nppdpu = default keeper with programmable options following the colon (:)    |  |  |  |  |  |
| KP                  | KP Contains an internal weak keeper device (keepers cannot drive external buses) |  |  |  |  |  |
| NP                  | Contains no internal pull                                                        |  |  |  |  |  |
| PU                  | Contains an internal pullup device                                               |  |  |  |  |  |
| PD                  | Contains an internal pulldown device                                             |  |  |  |  |  |
| Pad voltage groupir | ngs for baseband circuits                                                        |  |  |  |  |  |
| P1                  | Pad group 1 (EBI pads); tied to VDD_P1 pins (1.1 V only)                         |  |  |  |  |  |
| P2                  | Pad group 2 (SDC2); tied to VDD_P2 pins (1.8 V or 295 V)                         |  |  |  |  |  |
| Р3                  | Pad group 3 (most peripherals); tied to VDD_P3 pins (1.8 V only)                 |  |  |  |  |  |
| P5                  | Pad group 5 (UIM1); tied to VDD_P5 pins (1.8 V or 2.95 V)                        |  |  |  |  |  |
| P6                  | Pad group 6 (UIM2); tied to VDD_P6 pins (1.8 V or 2.95 V)                        |  |  |  |  |  |
| P7                  | Pad group 7 (SDC1); tied to VDD_P7 pins (1.8 V only)                             |  |  |  |  |  |
| P9                  | Pad group 9 (CXO_2 and QREFS_REXT); tied to VDD_P9 pins (1.8 V only)             |  |  |  |  |  |
| P10                 | Pad group 10 (UFS_CLK and UFS_RESET); tied to VDD_P10 pins (1.2 V only)          |  |  |  |  |  |
| P11                 | Pad group 11 (CXO); tied to VDD_P11 pins (1.8 V only)                            |  |  |  |  |  |
| P12                 | Pad group 12 (SSC); tied to VDD_P12 pins (1.8 V only)                            |  |  |  |  |  |
| CSI                 | Supply voltage for MIPI_CSI circuits and I/Os; tied to VDD_MIPI_CSI (1.8 V only) |  |  |  |  |  |
| DSI                 | Supply voltage for MIPI_DSI circuits and I/Os; tied to VDD_MIPI_DSI (1.8 V only) |  |  |  |  |  |
| Output current driv | e strength                                                                       |  |  |  |  |  |
| 3.0 V (H) pads      | Programmable drive strength, 2–8 mA in 2 mA steps.                               |  |  |  |  |  |
| 1.8 V UIM pads      | Programmable drive strength for 1.8 V UIM pads, TBD to TBD mA in TBD mA steps.   |  |  |  |  |  |
| Others <sup>1</sup> | Programmable drive strength, 2–16 mA in 2 mA steps.                              |  |  |  |  |  |

1. Digital pads other than EBI pads, high-voltage tolerant pads, or 1.8 V UIM pads.

Table 7 I/O description (pad type) parameters



# 7.2 Pin assignments - APQ8096 bottom

The APQ8096 uses the 994B MNSP package; its bottom surface is equivalent to the 994 NSP. See <u>Section 7.4</u> for information about the top pin assignments. A high-level view of the bottom pin assignments is shown in Figure 5

. The pins are colour coded to indicate which function type they support, as defined in Figure 4.



Figure 4 APQ8096 bottom pin assignments – legend

The text within Figure 5 is difficult to read when viewing an 8%" × 11" hard copy. Other viewing options are available

- Print that one page on an 11" × 17" sheet.
- View the graphic soft copy and zoom in the resolution is sufficient for comfortable reading.





Figure 5 High-level view of APQ8096 bottom pin assignments (from above, through the package)



## 7.3 Pin descriptions - APQ8096 bottom

Descriptions of bottom pins are presented in the following tables, organized by functional group:

Table 9 Pin descriptions – memory support functions

Table 10 Pin descriptions – multimedia functions

Table 11 Pin descriptions – connectivity functions

Table 13 Pin descriptions – internal functions

Table 16 Pin descriptions – chipset interface functions

Table 17 Pin descriptions – RF front-end functions

Table 18 Pin descriptions – general-purpose input/output ports

Table 19 Pin descriptions – no connection, do not connect, and reserved pins

Table 20 Pin descriptions – power supply pins

Table 21 Pin descriptions – ground pins

|       | Pad name        | Pad name           | Pad characteristics <sup>1</sup> |                   |                                                                          |
|-------|-----------------|--------------------|----------------------------------|-------------------|--------------------------------------------------------------------------|
| Pad # | and/or function | or alt<br>function | Voltage                          | Туре              | Functional description                                                   |
| AK50  | FORCED_USB_BOOT | GPIO_57            | Р3                               | DI<br>B-PD:nppukp | Forced USB boot<br>Configurable I/O                                      |
| AT52  | WDOG_DISABLE    | GPIO_101           | Р3                               | DI<br>B-PD:nppukp | Watchdog disable<br>Configurable I/O                                     |
| AT50  | BOOT_CONFIG_1   | GPIO_102           | Р3                               | DI<br>B-PD:nppukp | fast_boot_select bit 0 (configure external boot device) Configurable I/O |
| AT48  | BOOT_CONFIG_2   | GPIO_103           | P3                               | DI<br>B-PD:nppukp | fast_boot_select bit 1 (configure external boot device) Configurable I/O |
| AU51  | BOOT_CONFIG_3   | GPIO_104           | P3                               | DI<br>B-PD:nppukp | fast_boot_select bit 2 (configure external boot device) Configurable I/O |
| AV48  | BOOT_CONFIG_4   | GPIO_114           | P3                               | DI<br>B-PD:nppukp | fast_boot_select bit 3 (configure external boot device) Configurable I/O |



|       | Pad name                            | Pad name                      | Pad characteristics <sup>1</sup> |                                  |                                                                                   |
|-------|-------------------------------------|-------------------------------|----------------------------------|----------------------------------|-----------------------------------------------------------------------------------|
| Pad # | and/or function  ALL_USE_SERIAL_NUM | or alt<br>function<br>GPIO_39 | Voltage<br>P3                    | <b>Type</b><br>DI<br>B-PD:nppukp | Functional description  Selects the serial number  Configurable I/O               |
| V6    | MSA_PK_HASH_IN_FUSE                 | GPIO_91                       | P3                               | DI<br>B-PD:nppukp                | Public key hash from fuses for MSA boot segment selected Configurable I/O         |
| Y4    | MSA_AUTH_EN                         | GPIO_92                       | P3                               | DI<br>B-PD:nppukp                | Selects authentication enable for MSA segments Configurable I/O                   |
| U5    | AP_PK_HASH_IN_FUSE                  | GPIO_93                       | P3                               | DI<br>B-PD:nppukp                | Public key hash from fuse for applications boot segment selected Configurable I/O |
| Y2    | AP_AUTH_EN                          | GPIO_96                       | P3                               | DI<br>B-PD:nppukp                | Selects authentication enable for applications segments Configurable I/O          |
| AN49  | FORCE_MSA_AUTH_EN                   | GPIO_99                       | P3                               | DI<br>B-PD:nppukp                | Force authentication enable for MSA segments<br>Configurable I/O                  |

- 1. See Table 7 for parameter and acronym definitions
- 2. The boot configuration function of the above GPIOs is sampled at the rising edge of RESOUT\_N deassertion

**Table 8 Boot configuration GPIOs** 

|                        | Pad name        | Pad name        | Pad characteristics <sup>1</sup> |      |                                        |
|------------------------|-----------------|-----------------|----------------------------------|------|----------------------------------------|
| Pad #                  | and/or function | or alt function | Voltage                          | Туре | Functional description                 |
| EBI                    | I               |                 | 1                                |      |                                        |
| E17                    | EBIO_CAL        | -               | -                                | Al   | EBIO LPDDR4 calibration resistor       |
| BE21                   | EBI1_CAL        | -               | -                                | Al   | EBI1 LPDDR4 calibration resistor       |
| E21,E41,<br>BF16, BF40 | VREF_EBI        | ı               | -                                | Al   | EBI LPDDR4 DQ and CA reference voltage |



|                 | Pad name and/or function               | Pad name             | Pad cha  | racteristics <sup>1</sup> | Functional description                                         |
|-----------------|----------------------------------------|----------------------|----------|---------------------------|----------------------------------------------------------------|
| Pad #           |                                        | or alt function      | Voltage  | Туре                      |                                                                |
| C27             | EBI_ZQ0                                | -                    | -        | Al                        | EBI LPDDR4 ZQ resistor for lower x16 memory                    |
| D26             | EBI_ZQ2                                | -                    | -        | Al                        | EBI LPDDR4 ZQ resistor for upper x16 memory                    |
| Universa        | l flash storage (UFS) inter            | face – supports high | -density |                           |                                                                |
| storage         |                                        |                      | ,<br>1   | T                         |                                                                |
| storage<br>AU3  | UFS_RX_P                               | -                    | -        | Al                        | UFS receive – plus                                             |
| storage         |                                        | -                    | ,<br>1   | AI                        | UFS receive – plus UFS receive – minus                         |
| storage<br>AU3  | UFS_RX_P                               |                      | -        |                           | ·                                                              |
| AU3<br>AV2      | UFS_RX_P UFS_RX_M                      | -<br>-<br>-          | -        | Al                        | UFS receive – minus                                            |
| AU3 AV2 AV4     | UFS_RX_P UFS_RX_M UFS_TX_P             | -<br>-<br>-<br>-     | -        | AI<br>AO                  | UFS receive – minus UFS transmit – plus                        |
| AU3 AV2 AV4 AW3 | UFS_RX_P  UFS_RX_M  UFS_TX_P  UFS_TX_M | -<br>-<br>-          | -        | AO AO                     | UFS receive – minus  UFS transmit – plus  UFS transmit – minus |

1. See Table 7 for parameter and acronym definitions

Table 9 Pin descriptions – memory support functions

| Pad #      | Pad name and/or function     | Pad name Pad characteristics 1 |              | cteristics 1       | Fational description                            |
|------------|------------------------------|--------------------------------|--------------|--------------------|-------------------------------------------------|
| Pau #      |                              | or alt function                | Voltage      | Туре               | Functional description                          |
| 1 of 3 car | mera serial interfaces – MIP | I_CSI0 – 4-lane differenti     | al (plus clo | ck) or 3-lane tric | ,                                               |
| BH12       | MIPI_CSIO_DCLK_P             | DNC                            | CSI          | Al                 | MIPI CSI 0, differential clock – plus           |
|            |                              |                                | _            | -                  | Do not connect when CSIO is configured for CPHY |
| BG11       | MIPI_CSI0_DCLK_M             |                                | CSI          | Al                 | MIPI CSI 0, differential clock – minus          |
|            |                              | MIPI_CSI0_TLN0_A               | CSI          | AI, AO             | MIPI CSI 0, trio lane 0 – A                     |
| BJ11       | MIPI_CSIO_DLNO_P             | MIPI_CSIO_TLNO_B               | CSI          | AI, AO             | MIPI CSI 0, differential lane 0 – plus          |
|            |                              |                                | CSI          | AI, AO             | MIPI CSI 0, trio lane 0 – B                     |
| BH10       | MIPI_CSI0_DLN0_M             | MIPI_CSI0_TLN0_C               | CSI          | AI, AO             | MIPI CSI 0, differential lane 0 – minus         |
|            |                              |                                | CSI          | AI, AO             | MIPI CSI 0, trio lane 0 – C                     |
| BJ9        | MIPI_CSI0_DLN1_P             | MIPI_CSI0_TLN1_A               | CSI          | AI, AO             | MIPI CSI 0, differential lane 1 – plus          |
|            |                              |                                | CSI          | AI, AO             | MIPI CSI 0, trio lane 1 – A                     |
| вн8        | MIPI_CSIO_DLN1_M             | MIPI_CSIO_TLN1_B               | CSI          | AI, AO             | MIPI CSI 0, differential lane 1 – minus         |



| ח א א      | Pad name and/or function    | Pad name                   | Pad characteristics <sup>1</sup> |                  | Eupotional description                          |
|------------|-----------------------------|----------------------------|----------------------------------|------------------|-------------------------------------------------|
| Pad #      |                             | or alt function            | Voltage                          | Туре             | Functional description                          |
|            |                             |                            | CSI                              | AI, AO           | MIPI CSI 0, trio lane 1 – B                     |
| BJ7        | MIPI_CSIO_DLN2_P            | MIPI_CSIO_TLN1_C           | CSI                              | AI, AO           | MIPI CSI 0, differential lane 2 – plus          |
|            |                             |                            | CSI                              | AI, AO           | MIPI CSI 0, trio lane 1 – C                     |
| вн6        | MIPI_CSI0_DLN2_M            | MIPI_CSI0_TLN2_A           | CSI                              | AI, AO           | MIPI CSI 0, differential lane 2 – minus         |
|            |                             |                            | CSI                              | AI, AO           | MIPI CSI 0, trio lane 2 – A                     |
| BJ5        | MIPI_CSI0_DLN3_P            | MIPI_CSI0_TLN2_B           | CSI                              | AI, AO           | MIPI CSI 0, differential lane 3 – plus          |
|            |                             |                            | CSI                              | AI, AO           | MIPI CSI 0, trio lane 2 – B                     |
| BH4        | MIPI_CSI0_DLN3_M            | MIPI_CSI0_TLN2_C           | CSI                              | AI, AO           | MIPI CSI 0, differential lane 3 – minus         |
|            |                             |                            | CSI                              | AI, AO           | MIPI CSI 0, trio lane 2 – C                     |
| 2 of 3 car | mera serial interfaces – Mi | IPI_CSI1 – 4-lane differen | tial (plus clo                   | ck) or 3-lane tr | io                                              |
| BE5        | MIPI_CSI1_DCLK_P            | DNC                        | CSI                              | Al               | MIPI CSI 1, differential clock – plus           |
|            |                             |                            | -                                | -                | Do not connect when CSI1 is configured for CPHY |
| BD6        | MIPI_CSI1_DCLK_M            | MIPI_CSI1_TLN0_A           | CSI                              | Al               | MIPI CSI 1, differential clock – minus          |
|            |                             |                            | CSI                              | AI, AO           | MIPI CSI 1, trio lane 0 – A                     |
| BD4        | MIPI_CSI1_DLN0_P            | MIPI_CSI1_TLN0_B           | CSI                              | AI, AO           | MIPI CSI 1, differential lane 0 – plus          |
|            |                             |                            | CSI                              | AI, AO           | MIPI CSI 1, trio lane 0 – B                     |
| BC7        | MIPI_CSI1_DLN0_M            | MIPI_CSI1_TLN0_C           | CSI                              | AI, AO           | MIPI CSI 1, differential lane 0 – minus         |
|            |                             |                            | CSI                              | AI, AO           | MIPI CSI 1, trio lane 0 – C                     |
| BC5        | MIPI_CSI1_DLN1_P            | MIPI_CSI1_TLN1_A           | CSI                              | AI, AO           | MIPI CSI 1, differential lane 1 – plus          |
|            |                             |                            | CSI                              | AI, AO           | MIPI CSI 1, trio lane 1 – A                     |
| BB6        | MIPI_CSI1_DLN1_M            | MIPI_CSI1_TLN1_B           | CSI                              | AI, AO           | MIPI CSI 1, differential lane 1 – minus         |
|            |                             |                            | CSI                              | AI, AO           | MIPI CSI 1, trio lane 1 – B                     |
| BA7        | MIPI_CSI1_DLN2_P            | MIPI_CSI1_TLN1_C           | CSI                              | AI, AO           | MIPI CSI 1, differential lane 2 – plus          |
|            |                             |                            | CSI                              | AI, AO           | MIPI CSI 1, trio lane 1 – C                     |
| BA5        | MIPI_CSI1_DLN2_M            | MIPI_CSI1_TLN2_A           | CSI                              | AI, AO           | MIPI CSI 1, differential lane 2 – minus         |
|            |                             |                            | CSI                              | AI, AO           | MIPI CSI 1, trio lane 2 – A                     |
| AY6        | MIPI_CSI1_DLN3_P            | MIPI_CSI1_TLN2_B           | CSI                              | AI, AO           | MIPI CSI 1, differential lane 3 – plus          |
|            |                             |                            | CSI                              | AI, AO           | MIPI CSI 1, trio lane 2 – B                     |
| AY4        | MIPI_CSI1_DLN3_M            | MIPI_CSI1_TLN2_C           | CSI                              | AI, AO           | MIPI CSI 1, differential lane 3 – minus         |
|            |                             |                            | CSI                              | AI, AO           | MIPI CSI 1, trio lane 2 – C                     |
| 3 of 3 car | mera serial interfaces – Mi | T                          | tial (plus clo                   | ck) or 3-lane tr | io                                              |
| BF2        | MIPI_CSI2_DCLK_P            | DNC                        | CSI                              | Al               | MIPI CSI 2, differential clock – plus           |
|            |                             |                            | _                                | _                | Do not connect when CSI2 is configured for CPHY |
| BE3        | MIPI_CSI2_DCLK_M            | MIPI_CSI2_TLN0_A           | CSI                              | Al               | MIPI CSI 2, differential clock – minus          |
|            |                             |                            | CSI                              | AI,AO            | MIPI CSI 2, trio lane 0 – A                     |
| BE1        | MIPI_CSI2_DLN0_P            | MIPI_CSI2_TLN0_B           | CSI                              | AI, AO           | MIPI CSI 2, differential lane 0 – plus          |
|            |                             |                            | CSI                              | AI, AO           | MIPI CSI 2, trio lane 0 – B                     |
| BD2        | MIPI_CSI2_DLN0_M            | MIPI_CSI2_TLN0_C           | CSI                              | AI, AO           | MIPI CSI 2, differential lane 0 – minus         |
|            |                             |                            | CSI                              | AI, AO           | MIPI CSI 2, trio lane 0 – C                     |



| Pad #  | Pad name and/or function         | Pad name<br>or alt function | Pad characteristics <sup>1</sup> |                                         | Formation of the contration                   |
|--------|----------------------------------|-----------------------------|----------------------------------|-----------------------------------------|-----------------------------------------------|
|        |                                  |                             | Voltage                          | Туре                                    | Functional description                        |
| BC3    | MIPI_CSI2_DLN1_P                 | MIPI_CSI2_TLN1_A            | CSI                              | AI, AO                                  | MIPI CSI 2, differential lane 1 – plus        |
|        |                                  |                             | CSI                              | AI, AO                                  | MIPI CSI 2, trio lane 1 – A                   |
| BB4    | MIPI_CSI2_DLN1_M                 | MIPI_CSI2_TLN1_B            | CSI                              | AI, AO                                  | MIPI CSI 2, differential lane 1 – minus       |
|        |                                  |                             | CSI                              | AI, AO                                  | MIPI CSI 2, trio lane 1 – B                   |
| BB2    | MIPI_CSI2_DLN2_P                 | MIPI_CSI2_TLN1_C            | CSI                              | AI, AO                                  | MIPI CSI 2, differential lane 2 – plus        |
|        |                                  |                             | CSI                              | AI, AO                                  | MIPI CSI 2, trio lane 1 – C                   |
| BA3    | MIPI_CSI2_DLN2_M                 | MIPI_CSI2_TLN2_A            | CSI                              | AI, AO                                  | MIPI CSI 2, differential lane 2 – minus       |
|        |                                  |                             | CSI                              | AI, AO                                  | MIPI CSI 2, trio lane 2 – A                   |
| BA1    | MIPI_CSI2_DLN3_P                 | MIPI_CSI2_TLN2_B            | CSI                              | AI, AO                                  | MIPI CSI 2, differential lane 3 – plus        |
|        |                                  |                             | CSI                              | AI, AO                                  | MIPI CSI 2, trio lane 2 – B                   |
| AY2    | MIPI_CSI2_DLN3_M                 | MIPI_CSI2_TLN2_C            | CSI                              | AI, AO                                  | MIPI CSI 2, differential lane 3 – minus       |
|        |                                  |                             | CSI                              | AI, AO                                  | MIPI CSI 2, trio lane 2 – C                   |
|        |                                  |                             |                                  | ŕ                                       |                                               |
| amera- | │<br>related timing and CCI sigi | nals                        |                                  |                                         |                                               |
| BF4    | CAM MCLKO                        | GPIO_13                     | Р3                               | DO                                      | Camera master clock 0                         |
|        |                                  |                             |                                  | B-PD:nppukp                             | Configurable I/O                              |
| BE7    | CAM_MCLK1                        | GPIO_14                     | Р3                               | DO                                      | Camera master clock 1                         |
|        | _                                |                             |                                  | B-PD:nppukp                             | Configurable I/O                              |
| BF8    | CAM MCLK2                        | GPIO_15                     | Р3                               | DO                                      | Camera master clock 2                         |
|        | _                                |                             |                                  | B-PD:nppukp                             | Configurable I/O                              |
| BG5    | CAM_MCLK3                        | GPIO_16                     | Р3                               | DO                                      | Camera master clock 3                         |
|        | _                                |                             |                                  | B-PD:nppukp                             | Configurable I/O                              |
| BF12   | CCI_I2CO_SDA                     | GPIO_17                     | Р3                               | В                                       | Dedicated camera control interface I2         |
|        |                                  |                             |                                  | B-PD:nppukp                             | 0 serial data                                 |
|        |                                  | 0010 10                     |                                  |                                         | Configurable I/O                              |
| BG7    | CCI_I2CO_SCL                     | GPIO_18                     | Р3                               | В                                       | Dedicated camera control interface I2         |
|        |                                  |                             |                                  | B-PD:nppukp                             | 0 clock                                       |
| DE10   |                                  | CDIO 10                     | n2                               | _                                       | Configurable I/O                              |
| BF10   | CCI_I2C1_SDA                     | GPIO_19                     | P3                               | В                                       | Dedicated camera control interface I2         |
|        |                                  |                             |                                  | B-PD:nppukp                             | 1 serial data                                 |
| BF6    | CCI 12C1 CCI                     | GPIO_20                     | P3                               | D                                       | Configurable I/O                              |
| ыо     | CCI_I2C1_SCL                     | 0110_20                     | 13                               | B D D D D D D D D D D D D D D D D D D D | Dedicated camera control interface I2 1 clock |
|        |                                  |                             |                                  | B-PD:nppukp                             | Configurable I/O                              |
| H2     | CCI_TIMER0                       | GPIO_21                     | P3                               | DO                                      | Camera control interface timer 0              |
|        | CCI_TIIVIENO                     | 5.75_22                     |                                  | B-PD:nppukp                             | Configurable I/O                              |
|        |                                  |                             |                                  | в г в.пррикр                            | comigarable i/ o                              |
| J3     | CCI_TIMER1                       | GPIO_22                     | Р3                               | DO                                      | Camera control interface timer 1              |
|        |                                  |                             |                                  | B-PD:nppukp                             | Configurable I/O                              |
| L5     | CCI_TIMER2                       | GPIO_23                     | Р3                               | DO                                      | Camera control interface timer 2              |
|        |                                  |                             |                                  | B-PD:nppukp                             | Configurable I/O                              |
| M6     | CCI_TIMER3                       | GPIO_24                     | P3                               | DO                                      | Camera control interface timer 3              |
|        |                                  |                             |                                  | B-PD:nppukp                             | Configurable I/O                              |
|        |                                  |                             |                                  |                                         |                                               |



|         | Pad name and/or function    | Pad name         | Pad characteristics <sup>1</sup> |                   | E                                                  |
|---------|-----------------------------|------------------|----------------------------------|-------------------|----------------------------------------------------|
| Pad #   |                             |                  | Voltage                          | Туре              | Functional description                             |
| BF2     | MIPI_CSI2_DCLK_P            | DNC              | CSI                              | Al                | MIPI CSI 2, differential clock – plus              |
|         |                             |                  | _                                | _                 | Do not connect when CSI2 is configured for CPHY    |
| BE3     | MIPI_CSI2_DCLK_M            | MIPI_CSI2_TLN0_A | CSI                              | Al Al,            | MIPI CSI 2, differential clock – minus             |
|         |                             |                  | CSI                              | AO                | MIPI CSI 2, trio lane 0 – A                        |
| BE1     | MIPI_CSI2_DLN0_P            | MIPI_CSI2_TLN0_B | CSI                              | AI, AO            | MIPI CSI 2, differential lane 0 – plus             |
|         |                             |                  | CSI                              | AI, AO            | MIPI CSI 2, trio lane 0 – B                        |
| BD2     | MIPI_CSI2_DLN0_M            | MIPI_CSI2_TLN0_C | CSI                              | AI, AO            | MIPI CSI 2, differential lane 0 – minus            |
|         |                             |                  | CSI                              | AI, AO            | MIPI CSI 2, trio lane 0 – C                        |
| BC3     | MIPI_CSI2_DLN1_P            | MIPI_CSI2_TLN1_A | CSI                              | AI, AO            | MIPI CSI 2, differential lane 1 – plus             |
|         |                             |                  | CSI                              | AI, AO            | MIPI CSI 2, trio lane 1 – A                        |
| BB4     | MIPI_CSI2_DLN1_M            | MIPI_CSI2_TLN1_B | CSI                              | AI, AO            | MIPI CSI 2, differential lane 1 – minus            |
|         |                             |                  | CSI                              | AI, AO            | MIPI CSI 2, trio lane 1 – B                        |
| BB2     | MIPI_CSI2_DLN2_P            | MIPI_CSI2_TLN1_C | CSI                              | AI, AO            | MIPI CSI 2, differential lane 2 – plus             |
|         |                             |                  | CSI                              | AI, AO            | MIPI CSI 2, trio lane 1 – C                        |
| BA3     | MIPI_CSI2_DLN2_M            | MIPI_CSI2_TLN2_A | CSI                              | AI, AO            | MIPI CSI 2, differential lane 2 – minus            |
|         |                             |                  | CSI                              | AI, AO            | MIPI CSI 2, trio lane 2 – A                        |
| BA1     | MIPI_CSI2_DLN3_P            | MIPI_CSI2_TLN2_B | CSI                              | AI, AO            | MIPI CSI 2, differential lane 3 – plus             |
|         |                             |                  | CSI                              | AI, AO            | MIPI CSI 2, trio lane 2 – B                        |
| AY2     | MIPI_CSI2_DLN3_M            | MIPI_CSI2_TLN2_C | CSI                              | AI, AO            | MIPI CSI 2, differential lane 3 – minus            |
|         |                             |                  | CSI                              | AI, AO            | MIPI CSI 2, trio lane 2 – C                        |
| Camera- | related timing and CCI sign | nals             | <b>"</b>                         | 1                 |                                                    |
|         | CAM_MCLK0                   | GPIO_13          | Р3                               | DO                | Camera master clock 0                              |
| BF4     |                             | 2010 11          |                                  | B-PD:nppukp       | Configurable I/O                                   |
| BE7     | CAM_MCLK1                   | GPIO_14          | P3                               | DO                | Camera master clock 1                              |
| DL7     | CANA NACINA                 | GPIO_15          | P3                               | B-PD:nppukp       | Configurable I/O                                   |
| BF8     | CAM_MCLK2                   | 010_13           | 13                               | DO<br>B-PD:nppukp | Camera master clock 2 Configurable I/O             |
|         | CAM MCLK3                   | GPIO_16          | P3                               | DO DO             | Camera master clock 3                              |
| BG5     | C/IIII_IVICEIUS             | _                |                                  | B-PD:nppukp       | Configurable I/O                                   |
|         | CCI_I2CO_SDA                | GPIO_17          | Р3                               | В                 | Dedicated camera control interface I2C             |
| BF12    |                             |                  |                                  | B-PD:nppukp       | 0 serial data                                      |
|         |                             | 0010 10          | 50                               |                   | Configurable I/O                                   |
| BG7     | CCI_I2CO_SCL                | GPIO_18          | P3                               | В                 | Dedicated camera control interface I2C 0 clock     |
| ВС      |                             |                  |                                  | B-PD:nppukp       | Configurable I/O                                   |
|         | CCI_I2C1_SDA                | GPIO_19          | Р3                               | В                 | Dedicated camera control interface I2C             |
| BF10    |                             |                  |                                  | B-PD:nppukp       | 1 serial data                                      |
|         |                             |                  |                                  |                   | Configurable I/O                                   |
| DEC     | CCI_I2C1_SCL                | GPIO_20          | Р3                               | В                 | Dedicated camera control interface I2C             |
| BF6     |                             |                  |                                  | B-PD:nppukp       | 1 clock                                            |
|         | CCI_TIMER0                  | GPIO_21          | P3                               | DO                | Configurable I/O  Camera control interface timer 0 |
| H2      | CCI_I IIVILNO               | 35_22            | . 3                              | B-PD:nppukp       | Configurable I/O                                   |
| L       | 1                           |                  |                                  | ים ז-נים זוים ז   | Comigulable I/O                                    |



| Pad #      | Pad name and/or function      | Pad name        | Pad chara | cteristics 1 | Functional description                            |
|------------|-------------------------------|-----------------|-----------|--------------|---------------------------------------------------|
|            |                               | or alt function | Voltage   | Туре         |                                                   |
|            | CCI_TIMER1                    | GPIO_22         | Р3        | DO           | Camera control interface timer 1                  |
| 13         |                               |                 |           | B-PD:nppukp  | Configurable I/O                                  |
|            | CCI_TIMER2                    | GPIO_23         | Р3        | DO           | Camera control interface timer 2                  |
| L5         |                               |                 |           | B-PD:nppukp  | Configurable I/O                                  |
|            | CCI_TIMER3                    | GPIO_24         | Р3        | DO           | Camera control interface timer 3                  |
| M6         |                               |                 |           | B-PD:nppukp  | Configurable I/O                                  |
|            | CCI_TIMER4                    | GPIO_25         | Р3        | DO           | Camera control interface timer 4                  |
| F6         |                               |                 |           | B-PD:nppukp  | Configurable I/O                                  |
|            | CCI_ASYNC0                    | GPIO_26         | Р3        | DI           | Camera control interface async 0                  |
| D4         |                               |                 |           | B-PD:nppukp  | Configurable I/O                                  |
|            | CCI_ASYNC1                    | GPIO_24         | Р3        | DI           | Camera control interface async 1                  |
| M6         |                               |                 |           | B-PD:nppukp  | Configurable I/O                                  |
|            | CCI_ASYNC2                    | GPIO_25         | Р3        | DI           | Camera control interface async 2                  |
| F6         |                               |                 |           | B-PD:nppukp  | Configurable I/O                                  |
| Mobile d   | isplay processor (MDP) ve     | rtical sync     |           |              |                                                   |
|            | MDP_VSYNC_P                   | GPIO_10         | Р3        | DI           | MDP vertical sync – primary                       |
| BH50       |                               |                 |           | B-PD:nppukp  | Configurable I/O                                  |
|            | MDP_VSYNC_P_B                 | GPIO_97         | Р3        | DI           | MDP vertical sync –                               |
| AR49       |                               |                 |           | B-PD:nppukp  | primary B                                         |
|            |                               |                 |           |              | Configurable I/O                                  |
|            | MDP_VSYNC_S                   | GPIO_11         | P3        | DI           | MDP vertical sync – secondary                     |
| BJ51       |                               | _               |           | B-PD:nppukp  | Configurable I/O                                  |
|            | MDP_VSYNC_S_B                 | GPIO_98         | P3        | DI           | MDP vertical sync –                               |
| AP48       |                               | _               |           | B-PD:nppukp  | secondary B                                       |
|            |                               |                 |           |              | Configurable I/O                                  |
|            | 1455 160410 5                 | GPIO_12         | P3        | 5.           |                                                   |
| BJ45       | MDP_VSYNC_E                   | GF10_12         | F 5       | DI           | MDP vertical sync – external                      |
| 20.0       |                               |                 |           | B-PD:nppukp  | Configurable I/O                                  |
| 1 of 2 dis | splay serial interfaces – 4-l | ane MIPI DSI0   |           | I.           | -1                                                |
| BF34       | MIPI DSIO CLK P               |                 | DSI       | AO           | MIPI display serial interface 0 clock –           |
|            |                               |                 |           |              | positive                                          |
| BE33       | MIPI_DSIO_CLK_N               | _               | DSI       | AO           | MIPI display serial interface 0 clock –           |
|            |                               |                 |           |              | negative                                          |
| BG33       | MIPI_DSI0_LN3_P               | _               | DSI       | AI, AO       | MIPI display serial interface 0 lane 3 –          |
|            |                               |                 |           |              | positive                                          |
| BH34       | MIPI_DSI0_LN3_N               | _               | DSI       | AI, AO       | MIPI display serial interface 0 lane 3 –          |
| 2025       | MIDL DOIG LNIA D              |                 | D.C.I     |              | negative                                          |
| BG35       | MIPI_DSI0_LN2_P               | _               | DSI       | AI, AO       | MIPI display serial interface 0 lane 2 – positive |
| BH36       | MIPI DSIO LN2 N               | _               | DSI       | AI, AO       | MIPI display serial interface 0 lane 2 –          |
| טכווט      | WITT_DSIO_LINZ_IN             |                 | וכט       | AI, AU       | negative                                          |
| BH38       | MIPI_DSIO_LN1_P               | _               | DSI       | AI, AO       | MIPI display serial interface 0 lane 1 –          |
| 5.150      | 1_5510_£141_1                 |                 | 551       | ,, ,         | positive                                          |
| BG37       | MIPI_DSIO_LN1_N               | _               | DSI       | AI, AO       | MIPI display serial interface 0 lane 1 –          |
|            |                               |                 |           | ·            | negative                                          |
| BK38       | MIPI_DSI0_LN0_P               | _               | DSI       | AI, AO       | MIPI display serial interface 0 lane 0 –          |
|            |                               |                 |           |              | positive                                          |



| Pad #      | Pad name and/or               | Pad name        | Pad chara | cteristics 1         | Functional description                               |
|------------|-------------------------------|-----------------|-----------|----------------------|------------------------------------------------------|
| Pau #      | function                      | or alt function | Voltage   | Туре                 | Functional description                               |
| BJ37       | MIPI_DSIO_LNO_N               | -               | DSI       | AI, AO               | MIPI display serial interface 0 lane 0 - negative    |
| BH32       | MIPI_DSIO_REXT                | _               | DSI       | AI, AO               | MIPI DSI1 external calibration resistor              |
| 2 of 2 dis | play serial interfaces – 4-la | ine MIPI_DSI1   |           |                      |                                                      |
| BE31       | MIPI_DSI1_CLK_P               | -               | DSI       | AO                   | MIPI display serial interface 1 clock – positive     |
| BF32       | MIPI_DSI1_CLK_N               | -               | DSI       | AO                   | MIPI display serial interface 1 clock – negative     |
| BF28       | MIPI_DSI1_LN3_P               | -               | DSI       | AI, AO               | MIPI display serial interface 1 lane 3 – positive    |
| BE27       | MIPI_DSI1_LN3_N               | -               | DSI       | AI, AO               | MIPI display serial interface 1 lane 3 - negative    |
| BE29       | MIPI_DSI1_LN2_P               | -               | DSI       | AI, AO               | MIPI display serial interface 1 lane 2 - positive    |
| BD28       | MIPI_DSI1_LN2_N               | -               | DSI       | AI, AO               | MIPI display serial interface 1 lane 2 - negative    |
| BJ33       | MIPI_DSI1_LN1_P               | -               | DSI       | AI, AO               | MIPI display serial interface 1 lane 1 - positive    |
| BK34       | MIPI_DSI1_LN1_N               | -               | DSI       | AI, AO               | MIPI display serial interface 1 lane 1 - negative    |
| BG31       | MIPI_DSI1_LN0_P               | -               | DSI       | AI, AO               | MIPI display serial interface 1 lane 0 - positive    |
| BF30       | MIPI_DSI1_LN0_N               | -               | DSI       | AI, AO               | MIPI display serial interface 1 lane 0 - negative    |
| BD30       | MIPI_DSI1_REXT                | -               | DSI       | AI, AO               | MIPI DSI0 external calibration resisto               |
| High-def   | inition multimedia interfac   | e (HDMI)        |           |                      | ,                                                    |
| BH20       | HDMI_TCLK_P                   | -               | -         | AO                   | HDMI differential clock – plus                       |
| BG21       | HDMI_TCLK_M                   | -               | -         | AO                   | HDMI differential clock – minus                      |
| BF22       | HDMI_TX2_P                    | _               | -         | AO                   | HDMI differential transmit 2 – plus                  |
| BE23       | HDMI_TX2_M                    | _               | -         | AO                   | HDMI differential transmit 2 – minus                 |
| BH22       | HDMI_TX1_P                    | _               | -         | AO                   | HDMI differential transmit 1 – plus                  |
| BG23       | HDMI_TX1_M                    | _               | _         | AO                   | HDMI differential transmit 1 – minus                 |
| BJ23       | HDMI_TX0_P                    | _               | _         | AO                   | HDMI differential transmit 0 – plus                  |
| BH24       | HDMI_TX0_M                    | _               | -         | AO                   | HDMI differential transmit 0 – minus                 |
| BF20       | HDMI_REXT                     | _               | _         | AI, AO               | HDMI external calibration resistor                   |
| DU16       | HDMI_CEC                      | GPIO_31         | Р3        | В                    | HDMI consumer electronics control                    |
| BH46       |                               | 0010 00         |           | B-PU:nppdkp          | Configurable I/O                                     |
| BH44       | HDMI_DDC_CLK                  | GPIO_32         | P3        | B<br>D. Dillingandia | HDMI display data channel – clock                    |
|            |                               | CDIO 22         | P3        | B-PU:nppdkp          | Configurable I/O                                     |
| BH42       | HDMI_DDC_DATA                 | GPIO_33         | P3        | B<br>B-PU:nppdkp     | HDMI display data channel – data<br>Configurable I/O |
| BG45       | HDMI_HOT_PLUG_DET             | GPIO_34         | P3        | DI                   | HDMI hot plug detect                                 |
| 0043       | _                             | CDIO 30         | 52        | B-PD:nppukp          | Configurable I/O                                     |
| M4         | HDMI_RCV_DET                  | GPIO_30         | P3        | DO<br>B-PD:nppukp    | HDMI receive detection Configurable I/O              |

Also see Table 11 for connectivity ports that are used for multimedia applications: Audio – SLIMbus, I2S, MI2S, PCM; DMB – TSIF, SDC;



| Pad # | Pad name and/or | name and/or Pad name Pad characteristics 1 |                              | Eupstional description |                        |  |
|-------|-----------------|--------------------------------------------|------------------------------|------------------------|------------------------|--|
| Pau # | function        | or alt function                            | or alt function Voltage Type |                        | Functional description |  |
| contr | ols – I2C, SPI  |                                            |                              |                        |                        |  |

1. See Table 7 for parameter and acronym definitions

Table 10 Pin descriptions – multimedia functions

| D- 4#       | Pad name                       | Pad name or alt               | Pad char | acteristics <sup>1</sup> | Functional description                    |  |
|-------------|--------------------------------|-------------------------------|----------|--------------------------|-------------------------------------------|--|
| Pad #       | and/or function                | function                      | Voltage  | Туре                     | Functional description                    |  |
| Super-spe   | ed USB 3.0 (USB_SS)            |                               |          |                          |                                           |  |
| AN1         | USB1_SS_RX_P                   | _                             | -        | AI                       | USB super-speed receive – plus            |  |
| AM2         | USB1_SS_RX_M                   | _                             | -        | AI                       | USB super-speed receive – minus           |  |
| AP2         | USB1_SS_TX_P                   | _                             | -        | AO                       | USB super-speed transmit – plus           |  |
| AN3         | USB1_SS_TX_M                   | _                             | _        | AO                       | USB super-speed transmit – minus          |  |
| AN5         | USB1_SS_REXT                   | _                             | _        | AI, AO                   | USB super-speed – external resisto        |  |
| 1 of 2 high | n-speed USB 2.0 (USB1_HS)      |                               |          |                          |                                           |  |
| AA3         | USB1_HS_DP                     | -                             | _        | AI, AO                   | USB high-speed 1 data – plus              |  |
| AB4         | USB1_HS_DM                     | -                             | _        | AI, AO                   | USB high-speed 1 data – minus             |  |
| AA5         | USB_HS_REXT                    | _                             | -        | Al                       | USB high-speed data – external resistor   |  |
| 2 of 2 high | n-speed USB 2.0 (USB2_HS)      |                               |          |                          |                                           |  |
| AD4         | USB2_HS_DP                     | _                             | _        | AI, AO                   | USB high-speed 2 data – plus              |  |
| AC3         | USB2_HS_DM                     | _                             | _        | AI, AO                   | USB high-speed 2 data – minus             |  |
| Secure dig  | ital controller interfaces – o | common to all                 |          |                          |                                           |  |
| AG7         | VREF_SDC                       | _                             | _        | Al                       | Reference for SDC I/O pads                |  |
| Secure dia  | uital controller 1 (SDC1) inte | rface – supports eMMC NAND    |          |                          |                                           |  |
| V2          | SDC1 DATA 7                    | _                             | P7       | B-PD:nppukp              | Secure digital controller 1 data bit 7    |  |
| V4          | SDC1_DATA_6                    | _                             | P7       |                          | Secure digital controller 1 data bit 6    |  |
| N3          | SDC1 DATA 5                    | _                             | P7       |                          | Secure digital controller 1 data bit !    |  |
| N1          | SDC1 DATA 4                    | _                             | P7       | B-PD:nppukp              | Secure digital controller 1 data bit 4    |  |
| U1          | SDC1 DATA 3                    | _                             | P7       |                          | Secure digital controller 1 data bit 3    |  |
| U3          | SDC1 DATA 2                    | _                             | P7       |                          | Secure digital controller 1 data bit 2    |  |
| T4          | SDC1 DATA 1                    | _                             | P7       |                          | Secure digital controller 1 data bit 3    |  |
| P2          | SDC1 DATA 0                    | _                             | P7       |                          | Secure digital controller 1 data bit (    |  |
| P4          | SDC1 CMD                       | _                             | P7       |                          | Secure digital controller 1 comman        |  |
| T2          | SDC1_CLK                       | _                             | P7       |                          | Secure digital controller 1 clock         |  |
| R3          | SDC1_RCLK                      | -                             | P7       |                          | Secure digital controller 1 return clock. |  |
| Secure dig  | ital controller 2 (SDC2) inte  | rface – supports dual-voltage | SD 3.0   |                          |                                           |  |
| AF6         | SDC2_DATA_3                    | QDSS_SDC2_TRDATA_3            | P2       | BH-PD:nppukp             | Secure digital controller 2 data bit 3    |  |
|             |                                |                               |          | DO                       | QDSS trace data bit 3 over SDC2           |  |
| AE7         | SDC2_DATA_2                    | QDSS_SDC2_TRDATA_2            | P2       | BH-PD:nppukp             | Secure digital controller 2 data bit 2    |  |



| D1 "       | Pad name                      | Pad name or alt                   | Pad char | acteristics 1 | Eunstianal dosseriation                |
|------------|-------------------------------|-----------------------------------|----------|---------------|----------------------------------------|
| Pad #      | and/or function               | function                          | Voltage  | Туре          | Functional description                 |
|            |                               |                                   |          | DO            | QDSS trace data bit 2 over SDC2        |
| AC5        | SDC2_DATA_1                   | QDSS_SDC2_TRDATA_1                | P2       | BH-PD:nppukp  | Secure digital controller 2 data bit 1 |
|            |                               |                                   |          | DO            | QDSS trace data bit 1 over SDC2        |
| AD8        | SDC2_DATA_0                   | QDSS_SDC2_TRDATA_0                | P2       | BH-PD:nppukp  | Secure digital controller 2 data bit 0 |
|            |                               |                                   |          | DO            | QDSS trace data bit 0 over SDC2        |
| AD6        | SDC2_CMD                      | QDSS_SDC2_TRSYNC                  | P2       | BH-PD:nppukp  | Secure digital controller 2 command    |
|            |                               |                                   |          | DO            | QDSS trace sync over SDC2              |
| AE5        | SDC2_CLK                      | QDSS_SDC2_TRCLK                   | P2       | BH-NP:pdpukp  | Secure digital controller 2 clock      |
|            |                               |                                   |          | DO            | QDSS trace clock over SDC2             |
|            | SD_WRITE_PROTECT              | GPIO_40                           |          | DI            | Secure digital card write protection   |
| AA1        |                               |                                   | P3       | B-PD:nppukp   | Configurable I/O                       |
| APQ8096    | does not include a secure d   | igital controller 3 (SDC3) interf | асе      |               |                                        |
| Secure dig | ital controller 4 (SDC4) inte | erface – supports SDIO            |          |               |                                        |
|            | SDC4_DATA_3                   | GPIO_92                           |          | В             | Secure digital controller 4 data bit 3 |
| Y4         |                               |                                   | Р3       | B-PD:nppukp   | Configurable I/O                       |
|            | SDC4_DATA_2                   | GPIO_94                           |          | В             | Secure digital controller 4 data bit 2 |
| R5         |                               |                                   | Р3       | B-PD:nppukp   | Configurable I/O                       |
|            | SDC4_DATA_1                   | GPIO_95                           |          | В             | Secure digital controller 4 data bit 1 |
| W5         |                               |                                   | Р3       | B-PD:nppukp   | Configurable I/O                       |
|            | SDC4_DATA_0                   | GPIO_96                           |          | В             | Secure digital controller 4 data bit 0 |
| Y2         |                               |                                   | Р3       | B-PD:nppukp   | Configurable I/O                       |
|            | SDC4_CMD                      | GPIO_91                           |          | В             | Secure digital controller 4 command    |
| V6         |                               |                                   | Р3       | B-PD:nppukp   | Configurable I/O                       |
|            | SDC4_CLK                      | GPIO_93                           |          | DO            | Secure digital controller 4 clock      |
| U5         |                               |                                   | Р3       | B-PD:nppukp   | Configurable I/O                       |
| Peripheral | component interconnect e      | express 0 (PCIe0) interface       |          |               |                                        |
| AE1        | PCIEO_RX_P                    | _                                 | _        | Al            | PCIe 0 receive – plus                  |
| AD2        | PCIEO_RX_M                    | _                                 | _        | AI            | PCIe 0 receive – minus                 |
| AF2        | PCIEO_TX_P                    | -                                 | -        | AO            | PCIe 0 transmit – plus                 |
| AE3        | PCIE0_TX_M                    | _                                 | -        | AO            | PCIe 0 transmit – minus                |
| AG3        | PCIEO_REF_CLK_P               | -                                 | _        | AO            | PCIe 0 reference clock – plus          |
| AF4        | PCIEO_REF_CLK_M               | _                                 | _        | AO            | PCIe 0 reference clock – minus         |
| AM8        | PCIE_REXT                     | _                                 | _        | AI, AO        | PCIe external resistor                 |
|            | PCIEO_CLKREQ_N                | GPIO_36                           |          | DI            | PCIe 0 clock request                   |
| D2         |                               |                                   | P3       | B-PU:nppdkp   | Configurable I/O                       |
|            | PCIEO_RST_N                   | GPIO_35                           |          | DO            | PCIe 0 reset                           |
| E3         |                               |                                   | Р3       | B-PD:nppukp   | Configurable I/O                       |
| Peripheral | component interconnect e      | express 1 (PCIe1) interface       |          |               |                                        |
| AK2        | PCIE1_RX_P                    | _                                 | _        | Al            | PCIe 1 receive – plus                  |
| AJ3        | PCIE1_RX_M                    | -                                 | -        | Al            | PCIe 1 receive – minus                 |
| AH2        | PCIE1_TX_P                    | _                                 | _        | AO            | PCIe 1 transmit – plus                 |
| AJ1        | PCIE1_TX_M                    | _                                 | -        | AO            | PCIe 1 transmit – minus                |
| AK4        | PCIE1_REF_CLK_P               | -                                 | -        | AO            | PCIe 1 reference clock – plus          |
| AL3        | PCIE1_REF_CLK_M               | -                                 | _        | AO            | PCIe 1 reference clock – minus         |
| B4         | PCIE1_CLKREQ_N                | GPIO_131                          |          | DI            | PCIe 1 clock request                   |
|            |                               |                                   | Р3       | B-PU:nppdkp   | Configurable I/O                       |



|            | Pad name                  | Pad name or alt             | Pad char | acteristics 1 | Franchisco I described                         |
|------------|---------------------------|-----------------------------|----------|---------------|------------------------------------------------|
| Pad #      | and/or function           | function                    | Voltage  | Туре          | Functional description                         |
|            | PCIE1_RST_N               | GPIO_130                    |          | DO            | PCle 1 reset                                   |
| C3         |                           |                             | Р3       | B-PD:nppukp   | Configurable I/O                               |
| Peripheral | component interconnect e  | express 2 (PCIe2) interface |          |               |                                                |
| AH6        | PCIE2_RX_P                | _                           | _        | Al            | PCIe 2 receive – plus                          |
| AJ5        | PCIE2_RX_M                | _                           | _        | Al            | PCIe 2 receive – minus                         |
| AH4        | PCIE2_TX_P                | _                           | -        | AO            | PCIe 2 transmit – plus                         |
| AG5        | PCIE2_TX_M                | -                           | _        | AO            | PCIe 2 transmit – minus                        |
| AK6        | PCIE2_REF_CLK_P           | -                           | -        | AO            | PCIe 2 reference clock – plus                  |
| AJ7        | PCIE2_REF_CLK_M           | _                           | _        | AO            | PCIe 2 reference clock – minus                 |
|            | PCIE2_CLKREQ_N            | GPIO_115                    |          | DI            | PCIe 2 clock request                           |
| AU49       |                           |                             | P3       | B-PU:nppdkp   | Configurable I/O                               |
| 41/40      | PCIE2_RST_N               | GPIO_114                    |          | DO            | PCIe 2 reset                                   |
| AV48       |                           |                             | P3       | B-PD:nppukp   | Configurable I/O                               |
| Snapdrago  | on sensor core (SSC) pins |                             |          |               |                                                |
| E37        | SSC_15                    | SSC_UART_2_RX               | P12      | B-PD:nppukp   | Snapdragon sensor core bit 15                  |
|            |                           | SSC_SPI_3_MISO              |          |               | SSC UART #2 Receive                            |
|            |                           | 222                         |          |               | SSC SPI #3 data master in/slave out            |
| E39        | SSC_14                    | SSC_UART_2_TX               | P12      | B-PD:nppukp   | Snapdragon sensor core bit 14                  |
|            |                           | SSC_SPI_3_MOSI              |          |               | SSC UART #2 transmit                           |
|            |                           | CCC HART 4 DV               |          |               | SSC SPI #3 data master out/slave in            |
| D38        | SSC_13                    | SSC_UART_1_RX               | P12      | B-PD:nppukp   |                                                |
|            |                           | SSC_SPI_3_CS_N              |          |               | SSC UART #1 receive                            |
| 620        | 660.42                    | SSC_UART_1_TX               | D42      |               | SSC SPI #3 chip select                         |
| C39        | SSC_12                    | SSC_SPI_3_CLK               | P12      | в-РО:пррикр   | Snapdragon sensor core bit 12                  |
|            |                           | 33C_3FI_5_CLK               |          |               | SSC UART #1 transmit                           |
| C35        | SSC_11                    | SSC_SPI_1_MISO              | P12      | B-PD:nppukp   | SSC SPI #3 clock Snapdragon sensor core bit 11 |
| CSS        | 330_11                    | 555_5155                    | F 12     | в-голирракр   | SSC SPI #1 data master in/slave out            |
| D34        | SSC_10                    | SSC_SPI_1_MOSI              | P12      | R-PD:nnnukn   | Snapdragon sensor core bit 10                  |
| D34        | 330_10                    |                             | 112      | В Г В.Прракр  | SSC SPI #1 data master out/slave in            |
| E33        | SSC_9                     | SSC_SPI_1_CLK               | P12      | B-PD:nppukp   | Snapdragon sensor core bit 9                   |
|            | 5.5_5                     | SSC_I2C_1_SCL               |          | a camp panip  | SSC SPI #1 clock                               |
|            |                           |                             |          |               | SSC I2C #1 serial clock                        |
| C33        | SSC_8                     | SSC_SPI_1_CS_N              | P12      | B-PD:nppukp   | Snapdragon sensor core bit 8                   |
|            | _                         | SSC_I2C_1_SDA               |          |               | SSC SPI #1 chip select 1                       |
|            |                           |                             |          |               | SSC I2C #1 serial data                         |
| C31        | SSC_7                     | SSC_UART_3_RX               | P12      | B-PD:nppukp   | Snapdragon sensor core bit 7                   |
|            |                           | SSC_SPI_2_MISO              |          |               | SSC UART #3 Receive                            |
|            |                           |                             |          |               | SSC SPI #2 data master in/slave out            |
| E31        | SSC_6                     | SSC_UART_3_TX               | P12      | B-PD:nppukp   | Snapdragon sensor core bit 6                   |
|            |                           | SSC_SPI_2_MOSI              |          |               | SSC UART #3 transmit                           |
|            |                           |                             |          |               | SSC SPI #2 data master out/slave in            |
| D30        | SSC_5                     | SSC_I2C_2_SCL               | P12      | B-PD:nppukp   | Snapdragon sensor core bit 5                   |
|            |                           | SSC_SPI_2_CLK               |          |               | SSC I2C #2 serial clock                        |
|            |                           |                             |          |               | SSC SPI #2 clock                               |
| B36        | SSC_4                     | SSC_I2C_2_SDA               | P12      | B-PD:nppukp   | Snapdragon sensor core bit 4                   |



|             | Pad name                   | Pad name or alt | Pad char | acteristics 1 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------------|----------------------------|-----------------|----------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pad #       | and/or function            | function        | Voltage  | Туре          | Functional description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|             |                            | SSC_SPI_2_CS_N  | 23       | 75-           | SSC I2C #2 serial data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|             |                            |                 |          |               | SSC SPI #2 chip select                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| C37         | SSC_3                      | SSC_I2C_3_SCL   | P12      | B-PD:nppukp   | · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|             | 333_3                      |                 |          |               | SSC I2C #3 serial clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| B38         | SSC_2                      | SSC_I2C_3_SDA   | P12      | B-PD:nppukp   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|             | _                          |                 |          |               | SSC I2C #3 serial data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| D32         | SSC_1                      | _               | P12      | B-PD:nppukp   | Snapdragon sensor core bit 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|             | _                          |                 |          |               | SSC power enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| D36         | SSC_0                      | SSC_SPI_1_CS1_N | P12      | B-PD:nppukp   | Snapdragon sensor core bit 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|             | _                          | SYNC_OUT        |          |               | SSC SPI #1 chip select 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|             |                            |                 |          |               | Sync signal for sensors                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Transport s | stream interface 1 (TSIF1) | <b>'</b>        | U.       |               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| V6          | TSIF1 DATA                 | GPIO_91         | Р3       | DI            | Transport stream interface 1 data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|             | _                          |                 |          | B-PD:nppukp   | Configurable I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| T6          | TSIF1_CLK                  | GPIO_89         | P3       | DI            | Transport stream interface 1 clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|             |                            |                 |          | B-PD:nppukp   | Configurable I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| AA1         | TSIF1_ERROR                | GPIO_40         | P3       | DI            | Transport stream interface 1 error                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|             |                            |                 |          | B-PD:nppukp   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| W3          | TSIF1_EN                   | GPIO_90         | Р3       | DI            | Transport stream interface 1 enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|             |                            |                 |          | B-PD:nppukp   | Configurable I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|             |                            |                 |          |               | acting and acting the second s |
| AB2         | TSIF1_SYNC                 | GPIO_39         | P3       | DI            | Transport stream interface 1 sync                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|             | _                          |                 |          | B-PD:nppukp   | Configurable I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Transport s | stream interface 2 (TSIF2) |                 | ,        |               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| W5          | TSIF2_DATA                 | GPIO_95         | Р3       | DI            | Transport stream interface 2 data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|             |                            |                 |          | B-PD:nppukp   | Configurable I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| U5          | TSIF2_CLK                  | GPIO_93         | Р3       | DI            | Transport stream interface 2 clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|             |                            |                 |          | B-PD:nppukp   | Configurable I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Y2          | TSIF2_SYNC                 | GPIO_96         | Р3       | DI            | Transport stream interface 2 sync                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|             |                            |                 |          | B-PD:nppukp   | Configurable I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| R5          | TSIF2_EN                   | GPIO_94         | Р3       | DI            | Transport stream interface 2 enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|             |                            |                 |          | B-PD:nppukp   | Configurable I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Y4          | TSIF2_ERROR                | GPIO_92         | Р3       | DI            | Transport stream interface 2 error                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|             |                            |                 |          | B-PD:nppukp   | Configurable I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Audio SLIN  | 1bus – low-power audio sub | system          | •        |               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| D14         | LPASS_SLIMBUS_CLK          | GPIO_70         | Р3       | DO            | Low-power audio SLIMbus clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|             |                            |                 |          | B-PD:nppukp   | Configurable I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| E13         | LPASS_SLIMBUS_DATA1        | GPIO_72         | P3       | DO            | Low-power audio SLIMbus data 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|             |                            |                 |          | B-PD:nppukp   | Configurable I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| D12         | LPASS_SLIMBUS_DATA0        | GPIO_71         | P3       | DO            | Low-power audio SLIMbus data 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|             |                            |                 |          | B-PD:nppukp   | Configurable I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Audio I2S i | interface – speaker        |                 |          |               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| F8          | SPKR_I2S_MCLK              | GPIO_69         | P3       | DO            | Speaker I2S master clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|             |                            |                 |          | B-PD:nppukp   | Configurable I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| D14         | SPKR_I2S_SCK               | GPIO_70         | Р3       | В             | Speaker I2S bit clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|             |                            |                 |          | B-PD:nppukp   | Configurable I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|             | -1                         | 1               | 1        |               | ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |



| D12   SPKR_IZS_DOUT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | nd#        | Pad name        | Pad name or alt | Pad char | acteristics 1 | Functional description        |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------------|-----------------|----------|---------------|-------------------------------|
| B-PD:nppukp   Configurable I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | u #        | and/or function | function        | Voltage  | Туре          | Tunctional acsemption         |
| E13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | l2 Si      | PKR_I2S_DOUT    | GPIO_71         | P3       | DO            | Speaker I2S data output       |
| B-PD:nppukp   Select (L/R)   Configurable I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |            |                 |                 |          | B-PD:nppukp   | Configurable I/O              |
| Configurable I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | .3 SI      | PKR_I2S_WS      | GPIO_72         | P3       | В             | Speaker I2S word              |
| Display                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |            |                 |                 |          | B-PD:nppukp   | select (L/R)                  |
| D6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |            |                 |                 |          |               | Configurable I/O              |
| B-PD:nppukp   Configurable  /O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | io MI2S in | nterface #1     | 1               |          |               | I.                            |
| D10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | D6 N       | /II2S_1_MCLK    | GPIO_64         | P3       | DO            | MI2S #1 master clock          |
| B-PD:nppukp   Configurable I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |            |                 |                 |          | B-PD:nppukp   | Configurable I/O              |
| D10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1 N        | ЛI2S_1_SCK      | GPIO_65         | P3       | В             | MI2S #1 bit clock             |
| B-PD:nppukp   Select (L/R)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            |                 |                 |          | B-PD:nppukp   | Configurable I/O              |
| B-PD:nppukp   Select (L/R)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            |                 |                 |          |               |                               |
| Configurable I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 10 N       | /II2S_1_WS      | GPIO_66         | Р3       | _             |                               |
| C9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |            |                 |                 |          | B-PD:nppukp   | select (L/R)                  |
| B-PD:nppukp   Configurable  /O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |            |                 |                 |          |               | Configurable I/O              |
| B10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | N          | ЛI2S_1_D0       | GPIO_67         | P3       | В             | MI2S #1 serial data channel 0 |
| ### B-PD:nppukp   Configurable I/O   ### Audio MI2S interface #2  ### E11   MI2S_2_MCLK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |            |                 |                 |          | B-PD:nppukp   | Configurable I/O              |
| Miles                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0 N        | ИI2S_1_D1       | GPIO_68         | P3       | В             | MI2S #1 serial data channel 1 |
| Bear   Bear |            |                 |                 |          | B-PD:nppukp   | Configurable I/O              |
| B-PD:nppukp   Configurable I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | io MI2S in | nterface #2     |                 |          |               |                               |
| B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | E11 N      | ЛI2S_2_MCLK     | GPIO_79         | P3       | DO            | MI2S #2 master clock          |
| B-PD:nppukp   Configurable I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |            |                 |                 |          | B-PD:nppukp   | Configurable I/O              |
| D8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | E5 N       | ЛI2S_2_SCK      | GPIO_80         | P3       | В             | MI2S #2 bit clock             |
| B-PD:nppukp   select (L/R)   Configurable I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |            |                 |                 |          | B-PD:nppukp   | Configurable I/O              |
| Configurable I/O  C7 MI2S_2_D0 GPIO_82 P3 B MI2S #2 serial data a B-PD:nppukp Configurable I/O  A9 MI2S_2_D1 GPIO_83 P3 B MI2S #2 serial data a B-PD:nppukp Configurable I/O  Audio MI2S interface #3  E7 MI2S_3_MCLK GPIO_74 P3 DO MI2S #3 master clock B-PD:nppukp Configurable I/O  G9 MI2S_3_SCK GPIO_75 P3 B MI2S #3 bit clock Configurable I/O  G11 MI2S_3_WS GPIO_76 P3 B MI2S #3 word select (L/R) Configurable I/O  C13 MI2S_3_D0 GPIO_77 P3 B MI2S #3 serial data a B-PD:nppukp Configurable I/O  C13 MI2S_3_D0 GPIO_77 P3 B MI2S #3 serial data a B-PD:nppukp Configurable I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | D8 N       | ЛI2S_2_WS       | GPIO_81         | P3       | В             | MI2S #2 word                  |
| C7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |            |                 |                 |          | B-PD:nppukp   | select (L/R)                  |
| B-PD:nppukp Configurable I/O  Audio MI2S interface #3  E7 MI2S_3_MCLK GPIO_74 P3 B MI2S #3 master clock G9 MI2S_3_SCK GPIO_75 P3 B MI2S #3 bit clock B-PD:nppukp Configurable I/O  G11 MI2S_3_WS GPIO_76 P3 B MI2S #3 word B-PD:nppukp Configurable I/O  C13 MI2S_3_DO GPIO_77 P3 B MI2S #3 serial data of B-PD:nppukp Configurable I/O  G10 MI2S_3_DO GPIO_77 P3 B MI2S #3 serial data of B-PD:nppukp Configurable I/O  C13 MI2S_3_DO GPIO_77 P3 B MI2S #3 serial data of B-PD:nppukp Configurable I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |            |                 |                 |          |               | Configurable I/O              |
| B-PD:nppukp Configurable I/O  A9 MI2S_2_D1 GPIO_83 P3 B MI2S #2 serial data a B-PD:nppukp Configurable I/O  Audio MI2S interface #3  E7 MI2S_3_MCLK GPIO_74 P3 DO MI2S #3 master clock B-PD:nppukp Configurable I/O  G9 MI2S_3_SCK GPIO_75 P3 B MI2S #3 bit clock Configurable I/O  G11 MI2S_3_WS GPIO_76 P3 B MI2S #3 word select (L/R) Configurable I/O  C13 MI2S_3_DO GPIO_77 P3 B MI2S #3 serial data a B-PD:nppukp Configurable I/O  C13 MI2S_3_DO GPIO_77 P3 B MI2S #3 serial data a B-PD:nppukp Configurable I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | C7 N       | ЛI2S 2 DO       | GPIO 82         | P3       | R             | MI2S #2 serial data channel 0 |
| A MI2S_2_D1  GPIO_83  P3  B MI2S #2 serial data of B-PD:nppukp Configurable I/O  Audio MI2S interface #3  E7  MI2S_3_MCLK  GPIO_74  P3  D0  MI2S #3 master clock B-PD:nppukp Configurable I/O  G9  MI2S_3_SCK  GPIO_75  P3  B  MI2S #3 bit clock Configurable I/O  G11  MI2S_3_WS  GPIO_76  P3  B  MI2S #3 word B-PD:nppukp select (L/R) Configurable I/O  C13  MI2S_3_DO  GPIO_77  P3  B  MI2S #3 serial data of B-PD:nppukp Configurable I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ''         | M25_2_D0        | _               |          | _             |                               |
| B-PD:nppukp Configurable I/O  Audio MI2S interface #3  E7 MI2S_3_MCLK GPIO_74 P3 DO MI2S #3 master clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | A9 N       | ЛI2S 2 D1       | GPIO 83         | P3       |               | MI2S #2 serial data channel 1 |
| E7   MI2S_3_MCLK   GPI0_74   P3   D0   MI2S #3 master close   B-PD:nppukp   Configurable I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ''         | ///25_2_D1      | _               |          |               |                               |
| F7 MI2S_3_MCLK GPIO_74 P3 DO MI2S #3 master clock B-PD:nppukp Configurable I/O  G9 MI2S_3_SCK GPIO_75 P3 B MI2S #3 bit clock Configurable I/O  G11 MI2S_3_WS GPIO_76 P3 B MI2S #3 word B-PD:nppukp select (L/R) Configurable I/O  C13 MI2S_3_DO GPIO_77 P3 B MI2S #3 serial data is B-PD:nppukp Configurable I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | io MI2S in | nterface #3     |                 |          | 2 : 2ppap     | garage y c                    |
| B-PD:nppukp   Configurable I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |            |                 | GPIO_74         | P3       | DO            | MI2S #3 master clock          |
| G9         MI2S_3_SCK         GPI0_75         P3         B         MI2S #3 bit clock           G11         MI2S_3_WS         GPI0_76         P3         B         MI2S #3 word           B-PD:nppukp         select (L/R)         Configurable I/O           C13         MI2S_3_D0         GPI0_77         P3         B         MI2S #3 serial data           B-PD:nppukp         Configurable I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |            |                 |                 |          |               |                               |
| G11 MI2S_3_WS GPIO_76 P3 B MI2S #3 word select (L/R) Configurable I/O  C13 MI2S_3_D0 GPIO_77 P3 B MI2S #3 serial data B-PD:nppukp Configurable I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | G9 N       | ЛI2S 3 SCK      | GPIO_75         | P3       |               |                               |
| G11   MI2S_3_WS   GPIO_76   P3   B   MI2S #3 word     B-PD:nppukp   select (L/R)     Configurable I/O     C13   MI2S_3_D0   GPIO_77   P3   B   MI2S #3 serial data     B-PD:nppukp   Configurable I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |            |                 |                 |          | =             |                               |
| B-PD:nppukp select (L/R) Configurable I/O  C13 MI2S_3_D0 GPIO_77 P3 B MI2S #3 serial data B-PD:nppukp Configurable I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 11 N       | лі2S 3 WS       | GPIO_76         | P3       |               | -                             |
| Configurable I/O  C13 MI2S_3_D0 GPIO_77 P3 B MI2S #3 serial data B-PD:nppukp Configurable I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |            |                 |                 |          | _             |                               |
| C13 MI2S_3_D0 GPIO_77 P3 B MI2S #3 serial data of B-PD:nppukp Configurable I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |            |                 |                 |          | rr · T        |                               |
| B-PD:nppukp Configurable I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | .3 N       | ИI2S_3_D0       | GPIO_77         | P3       | В             | MI2S #3 serial data channel 0 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |            |                 |                 |          | B-PD:nppukp   |                               |
| 5 5 5 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | .0 N       | ИI2S_3_D1       | GPIO_78         | P3       | В             | MI2S #3 serial data channel 1 |
| B-PD:nppukp   Configurable I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |            |                 |                 |          |               |                               |
| Audio MI2S interface #4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | io MI2S in | nterface #4     |                 | 1        | PP P          | , , -                         |
| 0010 57                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |            |                 | GPIO 57         | P3       | DO            | MI2S #4 master clock          |



| Dod #                  | Pad name        | Pad name or alt | Pad char | acteristics 1 | Functional description        |
|------------------------|-----------------|-----------------|----------|---------------|-------------------------------|
| Pad #                  | and/or function | function        | Voltage  | Туре          | Functional description        |
|                        |                 |                 |          | B-PD:nppukp   | Configurable I/O              |
| AJ51                   | MI2S_4_SCK      | GPIO_58         | P3       | В             | MI2S #4 bit clock             |
|                        |                 |                 |          | B-PD:nppukp   | Configurable I/O              |
| AJ49                   | MI2S_4_WS       | GPIO_59         | P3       | В             | MI2S #4 word                  |
|                        |                 |                 |          | B-PD:nppukp   | select (L/R)                  |
|                        |                 |                 |          |               | Configurable I/O              |
| AH48                   | MI2S 4 D0       | GPIO_60         | P3       | В             | MI2S #4 serial data channel 0 |
|                        | 2050            | _               |          | B-PD:nppukp   | Configurable I/O              |
| AH50                   | MI2S_4_D1       | GPIO_61         | P3       | В             | MI2S #4 serial data channel 1 |
|                        | W1125_4_D1      | _               |          | B-PD:nppukp   | Configurable I/O              |
| AJ47                   | MI2S_4_D2       | GPIO_62         | P3       | В             | MI2S #4 serial data channel 2 |
|                        | W1125_4_D2      | _               |          |               | Configurable I/O              |
| AH46                   | MI2S_4_D3       | GPIO_63         | P3       | В             | MI2S #4 serial data channel 3 |
|                        | W1123_4_D3      | _               |          | _             | Configurable I/O              |
| Audio PCI              | M interface #1  |                 |          | в г в.пррикр  | Comigurable 1/ O              |
| C11                    | PCM1_CLK        | GPIO_65         | P3       | В             | Audio PCM                     |
|                        | T CIVIT_CER     | _               |          | B-PD:nppukp   | clock (port 1)                |
|                        |                 |                 |          | В г В.Пррикр  | Configurable                  |
|                        |                 |                 |          |               | I/O                           |
| D10                    |                 | CDIO 66         | D2       | _             | -                             |
| D10                    | PCM1_SYNC       | GPIO_66         | P3       | В .           | Audio PCM                     |
|                        |                 |                 |          | B-PD:nppukp   | sync (port 1)                 |
|                        |                 |                 |          |               | Configurable                  |
|                        |                 |                 |          |               | 1/0                           |
| <b>C</b> 9             | PCM1_DIN        | GPIO_67         | P3       | В             | Audio PCM data                |
|                        |                 |                 |          | B-PD:nppukp   | input (port 1)                |
|                        |                 |                 |          |               | Configurable I/O              |
| B11                    | PCM1_DOUT       | GPIO_68         | P3       | В             | Audio PCM data                |
|                        | T CIVIT_DOOT    | _               |          | B-PD:nppukp   | output (port 1)               |
|                        |                 |                 |          | БТВ.пррикр    | Configurable I/O              |
|                        |                 |                 |          |               | Cornigurable 1/O              |
| <b>Ludio PCI</b><br>E5 | M interface #2  | CDIO 90         | כח       | _             | A 11 DOM                      |
| ED                     | PCM2_CLK        | GPIO_80         | P3       | В             | Audio PCM                     |
|                        |                 |                 |          | B-PD:nppukp   | clock (port 2)                |
|                        |                 |                 |          |               | Configurable                  |
|                        |                 |                 |          |               | 1/0                           |
| D8                     | PCM2_SYNC       | GPIO_81         | P3       | В             | Audio PCM                     |
|                        |                 |                 |          | B-PD:nppukp   | sync (port 2)                 |
|                        |                 |                 |          |               | Configurable                  |
|                        |                 |                 |          |               | 1/0                           |
| C7                     | PCM2_DIN        | GPIO_82         | P3       | В             | Audio PCM data                |
| -                      | . CIVIZ_DIIV    |                 |          | B-PD:nppukp   | input (port 2)                |
|                        |                 |                 |          | э г Б.пррикр  | Configurable I/O              |
| 40                     |                 | CDIO 83         | D2       |               |                               |
| A9                     | PCM2_DOUT       | GPIO_83         | P3       | В .           | Audio PCM data                |
|                        |                 |                 |          | B-PD:nppukp   | output (port 2)               |



| B1 "      | Pad name        | Pad name or alt                | Pad char | acteristics <sup>1</sup>                | Functional description  |
|-----------|-----------------|--------------------------------|----------|-----------------------------------------|-------------------------|
| Pad #     | and/or function | function                       | Voltage  | Туре                                    | Functional description  |
|           |                 |                                |          |                                         | Configurable I/O        |
| Audio PCN | 1 interface #3  |                                |          |                                         |                         |
| G9        | PCM3_CLK        | GPIO_75                        | P3       | В                                       | Audio PCM               |
|           |                 |                                |          | B-PD:nppukp                             | clock (port 3)          |
|           |                 |                                |          |                                         | Configurable            |
|           |                 |                                |          |                                         | 1/0                     |
| G11       | PCM3_SYNC       | GPIO_76                        | P3       | В                                       | Audio PCM               |
|           |                 | _                              |          | B-PD:nppukp                             | sync (port 3)           |
|           |                 |                                |          |                                         | Configurable            |
|           |                 |                                |          |                                         | 1/0                     |
| C13       | DCM3 DIN        | GPIO_77                        | P3       | <b>D</b>                                | •                       |
| CIS       | PCM3_DIN        | GF10_77                        | FJ       | B D D D D D D D D D D D D D D D D D D D | Audio PCM data          |
|           |                 |                                |          | B-PD:nppukp                             | input (port 3)          |
| =16       |                 | 0010 -0                        |          |                                         | Configurable I/O        |
| F10       | PCM3_DOUT       | GPIO_78                        | P3       | В                                       | Audio PCM data          |
|           |                 |                                |          | B-PD:nppukp                             | output (port 3)         |
|           |                 |                                |          |                                         | Configurable I/O        |
| Audio PCN | 1 interface #4  |                                |          |                                         |                         |
| AJ51      | PCM4_CLK        | GPIO_58                        | P3       | В                                       | Audio PCM               |
|           |                 |                                |          | B-PD:nppukp                             | clock (port 4)          |
|           |                 |                                |          |                                         | Configurable            |
|           |                 |                                |          |                                         | 1/0                     |
| AJ49      | PCM4_SYNC       | GPIO_59                        | P3       | В                                       | Audio PCM               |
|           |                 |                                |          | B-PD:nppukp                             | sync (port 4)           |
|           |                 |                                |          |                                         | Configurable            |
|           |                 |                                |          |                                         | 1/0                     |
| AH48      | PCM4_DIN        | GPIO_60                        | P3       | В                                       | Audio PCM data          |
| 7         | PCIVI4_DIN      | 0.10_00                        |          | B-PD:nppukp                             | input (port 4)          |
|           |                 |                                |          | в-голіррикр                             |                         |
| ALIFO     |                 | CDIO C1                        | D2       |                                         | Configurable I/O        |
| AH50      | PCM4_DOUT       | GPIO_61                        | P3       | В .                                     | Audio PCM data          |
|           |                 |                                |          | B-PD:nppukp                             | output (port 4)         |
|           |                 |                                |          |                                         | Configurable I/O        |
| Shared au |                 |                                |          | Г                                       |                         |
| F8        | AUDIO_REF_CLK   | GPIO_69                        | P3       | В                                       | Audio reference clock   |
|           |                 |                                |          |                                         | Configurable I/O        |
|           |                 | rfaces – dual-voltage clock, o |          | ,                                       | •                       |
| D24       | UIM1_DATA       | GPIO_109                       | P5       | В                                       | UIM1 data               |
|           |                 |                                |          | BH-PD:nppukp                            | = '                     |
|           |                 |                                |          |                                         | Configurable            |
|           |                 |                                |          |                                         | 1/0                     |
| E25       | UIM1_PRESENT    | GPIO_112                       | Р3       | DI                                      | UIM1 presence detection |
|           |                 |                                |          | B-PD:nppukp                             | Configurable I/O        |
| F26       | UIM1_RESET      | GPIO_111                       | P5       | DO                                      | UIM1 reset              |
|           |                 |                                |          | BH-PD:nppukp                            |                         |



| Pad #                            | Pad name<br>and/or function                                                                                                               | Pad name or alt                                                                                 | Pad char                                | acteristics <sup>1</sup>                                                                                            | Functional description                                                                                                                                                                                                                             |
|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pad #                            |                                                                                                                                           | function                                                                                        | Voltage                                 | Туре                                                                                                                | runctional description                                                                                                                                                                                                                             |
|                                  |                                                                                                                                           |                                                                                                 |                                         |                                                                                                                     | Configurable                                                                                                                                                                                                                                       |
|                                  |                                                                                                                                           |                                                                                                 |                                         |                                                                                                                     | 1/0                                                                                                                                                                                                                                                |
| E23                              | UIM1_CLK                                                                                                                                  | GPIO_110                                                                                        | P5                                      | DO                                                                                                                  | UIM1 clock                                                                                                                                                                                                                                         |
|                                  |                                                                                                                                           |                                                                                                 |                                         | BH-PD:nppukp                                                                                                        | (dual-voltage)                                                                                                                                                                                                                                     |
|                                  |                                                                                                                                           |                                                                                                 |                                         |                                                                                                                     | Configurable                                                                                                                                                                                                                                       |
|                                  |                                                                                                                                           |                                                                                                 |                                         |                                                                                                                     | 1/0                                                                                                                                                                                                                                                |
| llcar inta                       | faco modulo 2 (LUM2) into                                                                                                                 | <br>faces – dual-voltage clock, d                                                               | data and roco                           | ti nat multinlav                                                                                                    |                                                                                                                                                                                                                                                    |
| C23                              | UIM2_DATA                                                                                                                                 | GPIO_105                                                                                        | P6                                      | В                                                                                                                   | UIM2 data                                                                                                                                                                                                                                          |
| 0_0                              | Oliviz_DATA                                                                                                                               | 0.10_100                                                                                        |                                         | BH-PD:nppukp                                                                                                        |                                                                                                                                                                                                                                                    |
|                                  |                                                                                                                                           |                                                                                                 |                                         | ви-голиррикр                                                                                                        |                                                                                                                                                                                                                                                    |
|                                  |                                                                                                                                           |                                                                                                 |                                         |                                                                                                                     | Configurable                                                                                                                                                                                                                                       |
|                                  |                                                                                                                                           |                                                                                                 |                                         |                                                                                                                     | 1/0                                                                                                                                                                                                                                                |
| C25                              | UIM2_PRESENT                                                                                                                              | GPIO_108                                                                                        | P3                                      | DI                                                                                                                  | UIM2 presence detection                                                                                                                                                                                                                            |
|                                  |                                                                                                                                           |                                                                                                 |                                         | B-PD:nppukp                                                                                                         | Configurable I/O                                                                                                                                                                                                                                   |
| A25                              | UIM2_RESET                                                                                                                                | GPIO_107                                                                                        | P6                                      | DO                                                                                                                  | UIM2 reset (dual-                                                                                                                                                                                                                                  |
|                                  |                                                                                                                                           |                                                                                                 |                                         | BH-PD:nppukp                                                                                                        | voltage)                                                                                                                                                                                                                                           |
|                                  |                                                                                                                                           |                                                                                                 |                                         |                                                                                                                     | Configurable I/O                                                                                                                                                                                                                                   |
| B24                              | UIM2 CLK                                                                                                                                  | GPIO_106                                                                                        | P6                                      | DO                                                                                                                  | LUM2 clock (dual                                                                                                                                                                                                                                   |
| J                                | Oliviz_CLK                                                                                                                                | 0.10_200                                                                                        |                                         | BH-PD:nppukp                                                                                                        | UIM2 clock (dual-                                                                                                                                                                                                                                  |
|                                  |                                                                                                                                           |                                                                                                 |                                         | ви-голиррикр                                                                                                        | • .                                                                                                                                                                                                                                                |
|                                  |                                                                                                                                           |                                                                                                 |                                         |                                                                                                                     | Configurable I/O                                                                                                                                                                                                                                   |
|                                  |                                                                                                                                           | faces – 1.8 V interface; mult                                                                   |                                         | BLSP9 pins                                                                                                          |                                                                                                                                                                                                                                                    |
| BE49                             | UIM3_DATA                                                                                                                                 | GPIO_49                                                                                         | P3                                      | В                                                                                                                   | UIM3 data                                                                                                                                                                                                                                          |
|                                  |                                                                                                                                           |                                                                                                 |                                         | B-PD:nppukp                                                                                                         | Configurable I/O                                                                                                                                                                                                                                   |
| BD50                             | UIM3_PRESENT                                                                                                                              | GPIO_52                                                                                         | P3                                      | DI                                                                                                                  | UIM3 presence detection                                                                                                                                                                                                                            |
|                                  |                                                                                                                                           |                                                                                                 |                                         |                                                                                                                     | C                                                                                                                                                                                                                                                  |
| BD52                             |                                                                                                                                           |                                                                                                 |                                         | B-PD:nppukp                                                                                                         | Configurable I/O                                                                                                                                                                                                                                   |
|                                  | UIM3_RESET                                                                                                                                | GPIO_51                                                                                         | Р3                                      | B-PD:nppukp<br>DO                                                                                                   | UIM3 reset                                                                                                                                                                                                                                         |
|                                  | UIM3_RESET                                                                                                                                | _                                                                                               |                                         |                                                                                                                     |                                                                                                                                                                                                                                                    |
| BE51                             | UIM3_RESET UIM3_CLK                                                                                                                       | GPIO_51  GPIO_50                                                                                | P3                                      | DO                                                                                                                  | UIM3 reset                                                                                                                                                                                                                                         |
| BE51                             |                                                                                                                                           | _                                                                                               |                                         | DO<br>B-PD:nppukp                                                                                                   | UIM3 reset<br>Configurable I/O                                                                                                                                                                                                                     |
| User inter                       | UIM3_CLK  face module 4 (UIM4) inter                                                                                                      | GPIO_50  faces – 1.8 V interface; mult                                                          | P3                                      | DO<br>B-PD:nppukp<br>DO<br>B-PD:nppukp                                                                              | UIM3 reset Configurable I/O UIM3 clock                                                                                                                                                                                                             |
|                                  | UIM3_CLK                                                                                                                                  | GPIO_50                                                                                         | P3                                      | DO<br>B-PD:nppukp<br>DO<br>B-PD:nppukp                                                                              | UIM3 reset Configurable I/O UIM3 clock                                                                                                                                                                                                             |
| <i>User inter</i><br>AJ51        | UIM3_CLK  face module 4 (UIM4) inter                                                                                                      | GPIO_50  faces – 1.8 V interface; multi GPIO_58                                                 | P3<br>tiplexed with E                   | DO<br>B-PD:nppukp<br>DO<br>B-PD:nppukp                                                                              | UIM3 reset Configurable I/O UIM3 clock Configurable I/O                                                                                                                                                                                            |
| User inter                       | UIM3_CLK  face module 4 (UIM4) inter                                                                                                      | GPIO_50  faces – 1.8 V interface; mult                                                          | P3                                      | DO B-PD:nppukp DO B-PD:nppukp  SLSP11 pins B B-PD:nppukp                                                            | UIM3 reset Configurable I/O UIM3 clock Configurable I/O  UIM4 data Configurable I/O  UIM4 presence detection                                                                                                                                       |
| User inter<br>AJ51<br>AH50       | UIM3_CLK  face module 4 (UIM4) inter  UIM4_DATA                                                                                           | GPIO_50  faces – 1.8 V interface; multi GPIO_58  GPIO_61                                        | P3 tiplexed with E P3 P3                | DO B-PD:nppukp DO B-PD:nppukp  BLSP11 pins B B-PD:nppukp                                                            | UIM3 reset Configurable I/O UIM3 clock Configurable I/O  UIM4 data Configurable I/O                                                                                                                                                                |
| <i>User inter</i><br>AJ51        | UIM3_CLK  face module 4 (UIM4) inter  UIM4_DATA                                                                                           | GPIO_50  faces – 1.8 V interface; multi GPIO_58                                                 | P3<br>tiplexed with E                   | DO B-PD:nppukp DO B-PD:nppukp  SLSP11 pins B B-PD:nppukp                                                            | UIM3 reset Configurable I/O UIM3 clock Configurable I/O  UIM4 data Configurable I/O  UIM4 presence detection                                                                                                                                       |
| AH48                             | face module 4 (UIM4) inter UIM4_DATA UIM4_PRESENT                                                                                         | GPIO_50  faces – 1.8 V interface; multi GPIO_58  GPIO_61  GPIO_60                               | P3 tiplexed with E P3 P3 P3             | DO B-PD:nppukp DO B-PD:nppukp BLSP11 pins B B-PD:nppukp DI B-PD:nppukp                                              | UIM3 reset Configurable I/O UIM3 clock Configurable I/O  UIM4 data Configurable I/O  UIM4 presence detection Configurable I/O                                                                                                                      |
| User inter<br>AJ51<br>AH50       | face module 4 (UIM4) inter UIM4_DATA UIM4_PRESENT                                                                                         | GPIO_50  faces – 1.8 V interface; multi GPIO_58  GPIO_61                                        | P3 tiplexed with E P3 P3                | DO B-PD:nppukp DO B-PD:nppukp BLSP11 pins B B-PD:nppukp DI B-PD:nppukp                                              | UIM3 reset Configurable I/O UIM3 clock Configurable I/O  UIM4 data Configurable I/O  UIM4 presence detection Configurable I/O UIM4 reset                                                                                                           |
| AH48                             | UIM3_CLK  face module 4 (UIM4) inter  UIM4_DATA  UIM4_PRESENT  UIM4_RESET                                                                 | GPIO_50  faces – 1.8 V interface; multi GPIO_58  GPIO_61  GPIO_60                               | P3 tiplexed with E P3 P3 P3             | DO B-PD:nppukp DO B-PD:nppukp BLSP11 pins B B-PD:nppukp DI B-PD:nppukp DO B-PD:nppukp                               | UIM3 reset Configurable I/O UIM3 clock Configurable I/O  UIM4 data Configurable I/O  UIM4 presence detection Configurable I/O  UIM4 reset Configurable I/O                                                                                         |
| AH48 AJ49                        | UIM3_CLK  face module 4 (UIM4) inter  UIM4_DATA  UIM4_PRESENT  UIM4_RESET                                                                 | GPIO_50  faces – 1.8 V interface; multi GPIO_58  GPIO_61  GPIO_60  GPIO_59                      | P3 tiplexed with E P3 P3 P3             | DO B-PD:nppukp DO B-PD:nppukp BLSP11 pins B B-PD:nppukp DI B-PD:nppukp DO B-PD:nppukp                               | UIM3 reset Configurable I/O UIM3 clock Configurable I/O  UIM4 data Configurable I/O  UIM4 presence detection Configurable I/O UIM4 reset Configurable I/O UIM4 clock                                                                               |
| AH50 AH48 AJ49                   | UIM3_CLK  face module 4 (UIM4) inter  UIM4_DATA  UIM4_PRESENT  UIM4_RESET  UIM4_CLK                                                       | GPIO_50  faces – 1.8 V interface; multi GPIO_58  GPIO_61  GPIO_60  GPIO_59                      | P3 tiplexed with E P3 P3 P3             | DO B-PD:nppukp DO B-PD:nppukp BLSP11 pins B B-PD:nppukp DI B-PD:nppukp DO B-PD:nppukp                               | UIM3 reset Configurable I/O UIM3 clock Configurable I/O  UIM4 data Configurable I/O  UIM4 presence detection Configurable I/O UIM4 reset Configurable I/O UIM4 clock                                                                               |
| AH50 AH48 AJ49 Shared Us         | UIM3_CLK  face module 4 (UIM4) inter  UIM4_DATA  UIM4_PRESENT  UIM4_RESET  UIM4_CLK  ter interface module (UIM)                           | GPIO_50  faces – 1.8 V interface; multi GPIO_58  GPIO_61  GPIO_60  GPIO_59                      | P3 tiplexed with E P3 P3 P3 P3 P3       | DO B-PD:nppukp DO B-PD:nppukp BLSP11 pins B B-PD:nppukp DI B-PD:nppukp DO B-PD:nppukp                               | UIM3 reset Configurable I/O UIM3 clock Configurable I/O  UIM4 data Configurable I/O  UIM4 presence detection Configurable I/O UIM4 reset Configurable I/O UIM4 clock Configurable I/O                                                              |
| AH50 AH48 AJ49 Shared Us         | UIM3_CLK  face module 4 (UIM4) inter  UIM4_DATA  UIM4_PRESENT  UIM4_RESET  UIM4_CLK  ter interface module (UIM)  VREF_UIM                 | GPIO_50  faces - 1.8 V interface; multi GPIO_58  GPIO_61  GPIO_60  GPIO_59  functions           | P3 tiplexed with E P3 P3 P3 P3 P3       | DO B-PD:nppukp DO B-PD:nppukp BLSP11 pins B B-PD:nppukp DI B-PD:nppukp DO B-PD:nppukp DO B-PD:nppukp                | UIM3 reset Configurable I/O UIM3 clock Configurable I/O  UIM4 data Configurable I/O  UIM4 presence detection Configurable I/O UIM4 reset Configurable I/O UIM4 clock Configurable I/O  Reference for UIM I/O pads                                  |
| AH50 AH48 AJ49 Shared Us H26 G27 | UIM3_CLK  face module 4 (UIM4) inter  UIM4_DATA  UIM4_PRESENT  UIM4_RESET  UIM4_CLK  for interface module (UIM)  VREF_UIM  UIM_BATT_ALARM | GPIO_50  faces - 1.8 V interface; multi GPIO_58  GPIO_61  GPIO_60  GPIO_59  functions           | P3 tiplexed with E P3 P3 P3 P3 P3 P3 P3 | DO B-PD:nppukp DO B-PD:nppukp BLSP11 pins B B-PD:nppukp DI B-PD:nppukp DO B-PD:nppukp DO B-PD:nppukp DO B-PD:nppukp | UIM3 reset Configurable I/O  UIM3 clock Configurable I/O  UIM4 data Configurable I/O  UIM4 presence detection Configurable I/O  UIM4 reset Configurable I/O  UIM4 clock Configurable I/O  UIM4 clock Configurable I/O  UIM4 clock Configurable I/O |
| AH50 AH48 AJ49 Shared Us H26 G27 | UIM3_CLK  face module 4 (UIM4) inter  UIM4_DATA  UIM4_PRESENT  UIM4_RESET  UIM4_CLK  for interface module (UIM)  VREF_UIM  UIM_BATT_ALARM | GPIO_50  faces - 1.8 V interface; multi GPIO_58  GPIO_61  GPIO_60  GPIO_59  functions  GPIO_113 | P3 tiplexed with E P3 P3 P3 P3 P3 P3 P3 | DO B-PD:nppukp DO B-PD:nppukp BLSP11 pins B B-PD:nppukp DI B-PD:nppukp DO B-PD:nppukp DO B-PD:nppukp DO B-PD:nppukp | UIM3 reset Configurable I/O  UIM3 clock Configurable I/O  UIM4 data Configurable I/O  UIM4 presence detection Configurable I/O  UIM4 reset Configurable I/O  UIM4 clock Configurable I/O  UIM4 clock Configurable I/O  UIM4 clock Configurable I/O |



| D-4"     | Pad name                    | Pad name or alt function                 | Pad char             | acteristics <sup>1</sup> | Functional description              |
|----------|-----------------------------|------------------------------------------|----------------------|--------------------------|-------------------------------------|
| Pad#     | and/or function             |                                          | Voltage              | Туре                     | Functional description              |
|          |                             |                                          |                      |                          | Configurable I/O                    |
| G7       | BLSP1_2                     | GPIO_1                                   | Р3                   | В                        | BLSP #1 bit 2; SPI,                 |
|          |                             |                                          |                      | B-PD:nppukp              | UART, or UIM                        |
|          |                             |                                          |                      |                          | Configurable I/O                    |
| H6       | BLSP1_1                     | GPIO_2                                   | P3                   | В                        | BLSP #1 bit 1; SPI,                 |
|          |                             |                                          |                      | B-PD:nppukp              | UART, or I2C                        |
|          |                             |                                          |                      |                          | Configurable I/O                    |
| Н8       | BLSP1_0                     | GPIO_3                                   | Р3                   | В                        | BLSP #1 bit 0; SPI,                 |
|          | _                           |                                          |                      | B-PD:nppukp              | UART, or I2C                        |
|          |                             |                                          |                      |                          | Configurable I/O                    |
| BAM-base | ed low-speed peripheral int | erface 2 – see Table 12 for a            | pplication-spe       | cific pin assianı        | nents                               |
| F4       | BLSP2_3                     | GPIO_41                                  | P3                   | В                        | BLSP #2 bit 3; SPI,                 |
|          | _                           |                                          |                      | B-PD:nppukp              | UART, or UIM                        |
|          |                             |                                          |                      |                          | Configurable I/O                    |
| F2       | BLSP2_2                     | GPIO_42                                  | P3                   | В                        | BLSP #2 bit 2; SPI,                 |
|          |                             |                                          |                      | B-PD:nppukp              | UART, or UIM                        |
|          |                             |                                          |                      |                          | Configurable I/O                    |
| G3       | BLSP2 1                     | GPIO_43                                  | P3                   | В                        | BLSP #2 bit 1; SPI,                 |
|          | DL3F 2_1                    |                                          |                      | B-PD:nppukp              | UART, or I2C                        |
|          |                             |                                          |                      | В Г В.Пррикр             | Configurable I/O                    |
| H4       | DICDO O                     | GPIO_44                                  | P3                   | В                        |                                     |
|          | BLSP2_0                     | GI 10_44                                 |                      | B-PD:nppukp              | BLSP #2 bit 0; SPI,<br>UART, or I2C |
|          |                             |                                          |                      | Б-г Б.Пррикр             | Configurable I/O                    |
|          |                             |                                          | ,                    |                          | _                                   |
| J5       |                             | erface 3 – see Table 12 for a<br>GPIO_45 | pplication-spe<br>P3 | ecific pin assign<br>B   |                                     |
| 33       | BLSP3_3                     | di 10_43                                 | 13                   | B-PD:nppukp              | BLSP #3 bit 3; SPI,                 |
|          |                             |                                          |                      | в-голіррикр              | UART, or UIM Configurable I/O       |
| J7       |                             | CDIO 46                                  | P3                   |                          |                                     |
| 17       | BLSP3_2                     | GPIO_46                                  | P3                   | В                        | BLSP #3 bit 2; SPI,                 |
|          |                             |                                          |                      | B-PD:nppukp              | UART, or UIM                        |
|          |                             | 0010 17                                  |                      |                          | Configurable I/O                    |
| К6       | BLSP3_1                     | GPIO_47                                  | P3                   | В .                      | BLSP#3 bit 1; SPI,                  |
|          |                             |                                          |                      | B-PD:nppukp              | UART, or I2C                        |
|          |                             |                                          |                      |                          | Configurable I/O                    |
| L7       | BLSP3_0                     | GPIO_48                                  | P3                   | В                        | BLSP #3 bit 0; SPI,                 |
|          |                             |                                          |                      | B-PD:nppukp              | UART, or I2C                        |
|          |                             |                                          |                      |                          | Configurable I/O                    |
|          | ed low-speed peripheral int | erface 4 – see Table 12 for a            |                      | ecific pin assign        | ments                               |
| C11      | BLSP4_3                     | GPIO_65                                  | P3                   | В                        | BLSP #4 bit 3; SPI,                 |
|          |                             |                                          |                      | B-PD:nppukp              | UART, or UIM                        |
|          |                             |                                          |                      |                          | Configurable I/O                    |
|          |                             | GPIO_66                                  | P3                   | В                        | DI CD #4 bit 3, CDI                 |
| D10      | BLSP4_2                     | GF10_00                                  | 13                   | D                        | BLSP #4 bit 2; SPI,                 |



| Dod #      | Pad name                   | Pad name or alt               | Pad char             | acteristics 1                               | Functional description           |
|------------|----------------------------|-------------------------------|----------------------|---------------------------------------------|----------------------------------|
| Pad #      | and/or function            | function                      | Voltage              | Туре                                        | Functional description           |
|            |                            |                               |                      |                                             | Configurable I/O                 |
| <b>C</b> 9 | BLSP4_1                    | GPIO_67                       | Р3                   | В                                           | BLSP #4 bit 1; SPI,              |
|            |                            |                               |                      | B-PD:nppukp                                 | UART, or I2C                     |
|            |                            |                               |                      |                                             | Configurable I/O                 |
| B10        | BLSP4_0                    | GPIO_68                       | P3                   | В                                           | BLSP #4 bit 0; SPI,              |
|            |                            |                               |                      | B-PD:nppukp                                 | UART, or I2C                     |
|            |                            |                               |                      |                                             | Configurable I/O                 |
| BAM-base   | d low-speed peripheral int | erface 5 – see Table 12 for a | pplication-spe       | cific pin assign                            | ments                            |
| D8         | BLSP5_3                    | GPIO_81                       | Р3                   | В                                           | BLSP #5 bit 3; SPI,              |
|            |                            |                               |                      | B-PD:nppukp                                 | UART, or UIM                     |
|            |                            |                               |                      |                                             | Configurable I/O                 |
| C7         | BLSP5_2                    | GPIO_82                       | P3                   | В                                           | BLSP #5 bit 2; SPI,              |
|            |                            |                               |                      | B-PD:nppukp                                 | UART, or UIM                     |
|            |                            |                               |                      |                                             | Configurable I/O                 |
| A9         | BLSP5_1                    | GPIO_83                       | Р3                   | В                                           | BLSP #5 bit 1; SPI,              |
|            | _                          |                               |                      | B-PD:nppukp                                 | UART, or I2C                     |
|            |                            |                               |                      |                                             | Configurable I/O                 |
| B8         | BLSP5_0                    | GPIO_84                       | P3                   | В                                           | BLSP #5 bit 0; SPI,              |
|            | 320.3_0                    | _                             |                      | B-PD:nppukp                                 | UART, or I2C                     |
|            |                            |                               |                      |                                             | Configurable I/O                 |
| 2ΔM_hase   | d low-sneed nerinheral int | erface 6 – see Table 12 for a | nnlication-sna       | ocific nin assian                           |                                  |
| F6         | BLSP6_3                    | GPIO_25                       | P3                   | в<br>В                                      | BLSP #6 bit 3; SPI,              |
|            |                            |                               |                      | B-PD:nppukp                                 |                                  |
|            |                            |                               |                      |                                             | Configurable I/O                 |
| D4         | BLSP6_2                    | GPIO_26                       | P3                   | В                                           | BLSP #6 bit 2; SPI,              |
|            | 5251 0_2                   | _                             |                      | B-PD:nppukp                                 | UART, or UIM                     |
|            |                            |                               |                      |                                             | Configurable I/O                 |
| C5         | BLSP6_1                    | GPIO_27                       | P3                   | В                                           | BLSP #6 bit 1; SPI,              |
|            | DL3F0_1                    |                               |                      | B-PD:nppukp                                 | UART, or I2C                     |
|            |                            |                               |                      | 2 . 2ppap                                   | Configurable I/O                 |
| В6         | BLSP6_0                    | GPIO_28                       | P3                   | В.                                          | BLSP #6 bit 0; SPI,              |
| 20         | BL3P0_U                    | 61.10_23                      | 13                   | B-PD:nppukp                                 | UART, or I2C                     |
|            |                            |                               |                      | В Г В.Пррикр                                | Configurable I/O                 |
|            |                            |                               |                      |                                             | Comigurable 1/O                  |
| 0000       | dlamanado estate esse ter  | aufus 7 see Tubb 42 f         |                      | addia who wast                              |                                  |
| BE47       |                            | GPIO_53                       | pplication-spe<br>P3 | ecific pin assign<br>B                      |                                  |
| J_ T/      | BLSP7_3                    | 3. 15_33                      | '                    | в<br>B-PD:nppukp                            | BLSP #7 bit 3; SPI,              |
|            |                            |                               |                      | ים ז-ם πιμμακρ                              | UART, or UIM<br>Configurable I/O |
| DC/17      | DI CD 7 . C                | GDIO F4                       | P3                   |                                             |                                  |
| BC47       | BLSP7_2                    | GPIO_54                       | P3                   | B<br>D DD:::::::::::::::::::::::::::::::::: | BLSP #7 bit 2; SPI,              |
|            |                            |                               |                      | B-PD:nppukp                                 | UART, or UIM                     |
| DD 42      |                            | 0010 55                       |                      |                                             | Configurable I/O                 |
| BD48       | BLSP7_1                    | GPIO_55                       | P3                   | В                                           | BLSP #7 bit 1; SPI,              |



| Dod #        | Pad name                   | Pad name or alt               | Pad char        | acteristics 1                           | Functional description              |  |
|--------------|----------------------------|-------------------------------|-----------------|-----------------------------------------|-------------------------------------|--|
| Pad #        | and/or function            | function                      | Voltage         | Туре                                    | Functional description              |  |
|              |                            |                               |                 | B-PD:nppukp                             | UART, or I2C                        |  |
|              |                            |                               |                 |                                         | Configurable I/O                    |  |
| BD46         | BLSP7_0                    | GPIO_56                       | P3              | В                                       | BLSP #7 bit 0; SPI,                 |  |
|              |                            |                               |                 | B-PD:nppukp                             | UART, or I2C                        |  |
|              |                            |                               |                 |                                         | Configurable I/O                    |  |
| BAM-base     | d low-speed peripheral int | erface 8 – see Table 12 for a | application-spe | ecific pin assign                       | ments                               |  |
| BA49         | BLSP8_3                    | GPIO_4                        | Р3              | В                                       | BLSP #8 bit 3; SPI,                 |  |
|              |                            |                               |                 | B-PD:nppukp                             | UART, or UIM                        |  |
|              |                            |                               |                 |                                         | Configurable I/O                    |  |
| BB48         | BLSP8_2                    | GPIO_5                        | Р3              | В                                       | BLSP #8 bit 2; SPI,                 |  |
|              | _                          |                               |                 | B-PD:nppukp                             | UART, or UIM                        |  |
|              |                            |                               |                 |                                         | Configurable I/O                    |  |
| BC51         | BLSP8_1                    | GPIO_6                        | P3              | В                                       | BLSP #8 bit 1; SPI,                 |  |
|              |                            |                               |                 | B-PD:nppukp                             | UART, or I2C                        |  |
|              |                            |                               |                 |                                         | Configurable I/O                    |  |
|              |                            |                               |                 |                                         | -                                   |  |
| BB50         | BLSP8_0                    | GPIO_7                        | P3              | В                                       | BLSP #8 bit 0; SPI,                 |  |
|              |                            |                               |                 | B-PD:nppukp                             | UART, or I2C                        |  |
|              |                            |                               |                 |                                         | Configurable I/O                    |  |
| RAM_hasa     | d low-speed peripheral int | erface 9 – see Table 12 for a | annlication-sn  | ecific nin assian                       | ments                               |  |
| BE49         | BLSP9_3                    | GPIO_49                       | P3              | B                                       | BLSP #9 bit 3; SPI,                 |  |
|              | 513.3_3                    | _                             |                 | B-PD:nppukp                             | UART, or UIM                        |  |
|              |                            |                               |                 | 1.1                                     | Configurable I/O                    |  |
| BE51         | BLSP9_2                    | GPIO_50                       | P3              | В                                       | BLSP #9 bit 2; SPI,                 |  |
|              | DESI 3_2                   |                               |                 | B-PD:nppukp                             | UART, or UIM                        |  |
|              |                            |                               |                 | 2 . 2ppap                               | Configurable I/O                    |  |
| BD52         | DICDO 1                    | GPIO 51                       | P3              | В                                       |                                     |  |
| <i>DD</i> 32 | BLSP9_1                    | G110_51                       | 13              | B-PD:nppukp                             | BLSP #9 bit 1; SPI,<br>UART, or I2C |  |
|              |                            |                               |                 | в-голіррикр                             | Configurable I/O                    |  |
| BD50         | 21022                      | GPIO_52                       | P3              | _                                       | _                                   |  |
| BD30         | BLSP9_0                    | GF10_32                       | 13              | B D D D D D D D D D D D D D D D D D D D | BLSP #9 bit 0; SPI,                 |  |
|              |                            |                               |                 | B-PD:nppukp                             | UART, or I2C                        |  |
|              |                            |                               |                 | _                                       | Configurable I/O                    |  |
|              |                            | erface 10 – see Table 12 for  |                 |                                         |                                     |  |
| BF50         | BLSP10_3                   | GPIO_8                        | P3              | В                                       | BLSP #10 bit 3; SPI,                |  |
|              |                            |                               |                 | B-PD:nppukp                             | UART, or UIM                        |  |
|              |                            |                               | _               |                                         | Configurable I/O                    |  |
| BG51         | BLSP10_2                   | GPIO_9                        | P3              | В                                       | BLSP #10 bit 2; SPI,                |  |
|              |                            |                               |                 | B-PD:nppukp                             | UART, or UIM                        |  |
|              |                            |                               |                 |                                         | Configurable I/O                    |  |
| BH50         | BLSP10_1                   | GPIO_10                       | P3              | В                                       | BLSP #10 bit 1; SPI,                |  |
|              |                            |                               |                 | B-PD:nppukp                             | UART, or I2C                        |  |
|              |                            |                               |                 |                                         | Configurable I/O                    |  |

Version 1.0



| De d #     | Pad name                      | Pad name or alt              | Pad char        | acteristics <sup>1</sup>                    | Eunctional description            |
|------------|-------------------------------|------------------------------|-----------------|---------------------------------------------|-----------------------------------|
| Pad #      | and/or function               | function                     | Voltage         | Туре                                        | Functional description            |
| BJ51       | BLSP10_0                      | GPIO_11                      | Р3              | В                                           | BLSP #10 bit 0; SPI,              |
|            | _                             |                              |                 | B-PD:nppukp                                 | UART, or I2C                      |
|            |                               |                              |                 |                                             | Configurable I/O                  |
| BAM-base   | ed low-speed peripheral int   | erface 11 – see Table 12 for | application-sp  | ecific pin assiqı                           | nments                            |
| AJ51       | BLSP11 3                      | GPIO_58                      | P3              | В                                           | BLSP #11 bit 3; SPI,              |
|            | _                             |                              |                 | B-PD:nppukp                                 | UART, or UIM                      |
|            |                               |                              |                 |                                             | Configurable I/O                  |
| AJ49       | BLSP11_2                      | GPIO_59                      | P3              | В                                           | BLSP #11 bit 2; SPI,              |
|            |                               |                              |                 | B-PD:nppukp                                 | UART, or UIM                      |
|            |                               |                              |                 |                                             | Configurable I/O                  |
| AH48       | BLSP11_1                      | GPIO_60                      | P3              | В                                           | BLSP #11 bit 1; SPI,              |
|            | DL31 11_1                     |                              |                 | B-PD:nppukp                                 | UART, or I2C                      |
|            |                               |                              |                 | В Г В.Пррикр                                | Configurable I/O                  |
| AH50       | DI CD44 O                     | GPIO_61                      | P3              | D.                                          |                                   |
| Aliso      | BLSP11_0                      | dr10_01                      | 13              | B<br>D DD:::::::::::::::::::::::::::::::::: | BLSP #11 bit 0; SPI,              |
|            |                               |                              |                 | B-PD:nppukp                                 | UART, or I2C                      |
|            |                               |                              |                 |                                             | Configurable I/O                  |
|            |                               | erface 12 – see Table 12 for |                 |                                             |                                   |
| BG49       | BLSP12_3                      | GPIO_85                      | P3              | В                                           | BLSP #12 bit 3; SPI,              |
|            |                               |                              |                 | B-PD:nppukp                                 | UART, or UIM                      |
|            |                               |                              |                 |                                             | Configurable I/O                  |
| BG47       | BLSP12_2                      | GPIO_86                      | P3              | В                                           | BLSP #12 bit 2; SPI,              |
|            |                               |                              |                 | B-PD:nppukp                                 | UART, or UIM                      |
|            |                               |                              |                 |                                             | Configurable I/O                  |
| BH48       | BLSP12_1                      | GPIO_87                      | P3              | В                                           | BLSP #12 bit 1; SPI,              |
|            |                               |                              |                 | B-PD:nppukp                                 | UART, or I2C                      |
|            |                               |                              |                 |                                             | Configurable I/O                  |
| BJ49       | BLSP12_0                      | GPIO_88                      | P3              | В                                           | BLSP #12 bit 0; SPI,              |
|            |                               |                              |                 | B-PD:nppukp                                 | UART, or I2C                      |
|            |                               |                              |                 |                                             | Configurable I/O                  |
| erial neri | inheral interface (SPI) extra | chip selects (supplements I  | RI SP norts con | figured for SPL                             | nrotocol) signals 2               |
| W3         | BLSP1_SPI_CS1_N               | GPIO_90                      | P3              | DO-Z                                        | Chip select 1 for SPI on BLSP #1  |
|            | 520. 1_0001                   | _                            |                 | B-PD:nppukp                                 | Configurable I/O                  |
| M6         | BLSP1_SPI_CS2A_N              | GPIO_24                      | P3              | DO-Z                                        | Chip select 2A for SPI on BLSP #1 |
|            |                               |                              |                 | B-PD:nppukp                                 | Configurable I/O                  |
| В6         | BLSP1_SPI_CS2B_N              | GPIO_28                      | Р3              | DO-Z                                        | Chip select 2B for SPI on BLSP #1 |
|            |                               |                              |                 | B-PD:nppukp                                 | Configurable I/O                  |
| C5         | BLSP1_SPI_CS3A_N              | GPIO_27                      | Р3              | DO-Z                                        | Chip select 3A for SPI on BLSP #1 |
|            |                               |                              |                 | B-PD:nppukp                                 | Configurable I/O                  |
| L5         | BLSP1_SPI_CS3B_N              | GPIO_23                      | Р3              | DO-Z                                        | Chip select 3B for SPI on BLSP #1 |
|            |                               |                              |                 | B-PD:nppukp                                 | Configurable I/O                  |
| F6         | BLSP2_SPI_CS1_N               | GPIO_25                      | P3              | DO-Z                                        | Chip select 1 for SPI on BLSP #2  |
|            |                               |                              |                 | B-PD:nppukp                                 | Configurable I/O                  |
| BG3        | BLSP2_SPI_CS2_N               | GPIO_29                      | Р3              | DO-Z                                        | Chip select 2 for SPI on BLSP #2  |

Version 1.0



| D- 44 | Pad name Pad name or alt Pad characteristics 1 |          | acteristics <sup>1</sup> | Functional description |                                    |
|-------|------------------------------------------------|----------|--------------------------|------------------------|------------------------------------|
| Pad # | and/or function                                | function | Voltage                  | Туре                   | Functional description             |
|       |                                                |          |                          | B-PD:nppukp            | Configurable I/O                   |
| M4    | BLSP2_SPI_CS3_N                                | GPIO_30  | P3                       | DO-Z                   | Chip select 3 for SPI on BLSP #2   |
|       |                                                |          |                          | B-PD:nppukp            | Configurable I/O                   |
| BD52  | BLSP10_SPI_CS1A_N                              | GPIO_51  | P3                       | DO-Z                   | Chip select 1A for SPI on BLSP #10 |
|       |                                                |          |                          | B-PD:nppukp            | Configurable I/O                   |
| BE49  | BLSP10_SPI_CS1B_N                              | GPIO_49  | P3                       | DO-Z                   | Chip select 1B for SPI on BLSP #10 |
|       |                                                |          |                          | B-PD:nppukp            | Configurable I/O                   |
| BD50  | BLSP10_SPI_CS2A_N                              | GPIO_52  | P3                       | DO-Z                   | Chip select 2A for SPI on BLSP #10 |
|       |                                                |          |                          | B-PD:nppukp            | Configurable I/O                   |
| BE51  | BLSP10_SPI_CS2B_N                              | GPIO_50  | P3                       | DO-Z                   | Chip select 2B for SPI on BLSP #10 |
|       |                                                |          |                          | B-PD:nppukp            | Configurable I/O                   |
| BJ49  | BLSP10_SPI_CS3_N                               | GPIO_88  | P3                       | DO-Z                   | Chip select 3 for SPI on BLSP #10  |
|       |                                                |          |                          | B-PD:nppukp            | Configurable I/O                   |

- 1. See Table 7 for parameter and acronym definitions.
- 2. GPIO 'A/B' multiplexing is explained in Figure 6

### **Table 11 Pin descriptions – connectivity functions**

NOTE GPIO pins can support multiple functions. To assign GPIOs to particular functions (such as the options listed in the Table 11), designers must identify all the application related requirements and map each GPIO to its function carefully, to avoid conflicts in GPIO assignments. Please refer to Table 18 for a list of all supported functions for each GPIO.

Twelve 4-pin sets of GPIOs are available as BAM-based low-speed peripheral (BLSP) interface ports that can be configured for UART, UIM, SPI, or I2C operation. Detailed pin assignments are presented in Table 12 for each configuration.

| Option | Configuration      | BLSP bit 3          | BLSP bit 2         | BLSP bit 1               | BLSP bit 0            |
|--------|--------------------|---------------------|--------------------|--------------------------|-----------------------|
|        | IBLSP1 GPIO pins = | GPIO 0              | GPIO 1             | GPIO 2                   | GPIO 3                |
|        | BLSP2 GPIO pins =  | GPIO_41             | GPIO_42            | GPIO_43                  | GPIO_44               |
|        | BLSP3 GPIO pins =  | GPIO_45             | GPIO_46            | GPIO_47                  | GPIO_48               |
|        | BLSP4 GPIO pins =  | GPIO_65             | GPIO_66            | GPIO_67                  | GPIO_68               |
|        | BLSP5 GPIO pins =  | GPIO_81             | GPIO_82            | GPIO_83                  | GPIO_84               |
|        | BLSP6 GPIO pins =  | GPIO_25             | GPIO_26            | GPIO_27                  | GPIO_28               |
|        | BLSP7 GPIO pins =  | GPIO_53             | GPIO_54            | GPIO_55                  | GPIO_56               |
|        | BLSP8 GPIO pins =  | GPIO_4              | GPIO_5 GPIO_6      |                          | GPIO_7                |
|        | BLSP9 GPIO pins =  | GPIO_49             | GPIO_50 GPIO_51    |                          | GPIO_52               |
|        | BLSP10 GPIO pins = | GPIO_8              | GPIO_9             | GPIO_10                  | GPIO_11               |
|        | BLSP11 GPIO pins = | GPIO_58             | GPIO_59            | GPIO_60                  | GPIO_61               |
|        | BLSP12 GPIO pins = | GPIO_85             | GPIO_86            | GPIO_87                  | GPIO_88               |
|        |                    |                     |                    |                          |                       |
|        | 4-pin UART         | UART_TX             | UART_RX            | UART_CTS_N               | UART_RFR_N            |
| 1      |                    | DO                  | DI                 | DI                       | DO                    |
|        |                    | 4-pin UART transmit | 4-pin UART receive |                          | 4-pin UART ready-for- |
|        |                    | data data 4-        |                    | 4-pin UART clear-to-send | receive               |
|        |                    |                     |                    |                          |                       |



| Option       | Configuration | BLSP bit 3          | BLSP bit 2              | BLSP bit 1                | BLSP bit 0           |
|--------------|---------------|---------------------|-------------------------|---------------------------|----------------------|
|              | 2-pin UART    | UART_TX             | UART_RX                 | I2C_SDA                   | I2C_SCL              |
| 2            | + 2-pin I2C   | DO                  | DI                      | В                         | В                    |
|              |               | 2-pin UART transmit | 2-pin UART receive      |                           |                      |
|              |               | data                | data                    | I2C serial data           | I2C serial clock     |
|              |               |                     |                         |                           |                      |
|              | 4-pin SPI     | SPI_DATA_MOSI       | SPI_DATA_MISO           | SPI_CS_N                  | SPI_CLK              |
| 3            |               | В                   | В                       | В                         | В                    |
|              |               | 4-pin SPI master    | 4-pin SPI master        |                           |                      |
|              |               | out/slave in        | in/slave out            | 4-pin SPI chip select     | 4-pin SPI clock      |
|              |               |                     |                         |                           |                      |
|              | 2-pin UIM     | UIM_DATA            | UIM_CLK                 | I2C_SDA                   | I2C_SCL              |
| 4            | + 2-pin I2C   | В                   | DO                      | В                         | В                    |
|              |               | UIM data            | UIM clock               | I2C serial data           | I2C serial clock     |
|              |               |                     |                         |                           |                      |
|              | 2-pin UIM     | UIM_DATA            | UIM_CLK                 | GPIO_XX                   | GPIO_XX              |
| 5            | + 2 GPIOs     | В                   | DO                      | В                         | В                    |
|              |               | UIM data            | UIM clock               | Configurable I/O          | Configurable I/O     |
|              |               |                     |                         |                           |                      |
|              | 2 GPIOs       | GPIO_XX             | GPIO_XX                 | I2C_SDA                   | I2C_SCL              |
| 6            | + 2-pin I2C   | В                   | В                       | В                         | В                    |
|              |               | Configurable I/O    | Configurable I/O        | I2C serial data           | I2C serial clock     |
|              |               |                     |                         |                           |                      |
|              | 4 GPIOs       | GPIO_XX             | GPIO_XX                 | GPIO_XX                   | GPIO_XX              |
| 7            |               | В                   | В                       | В                         | В                    |
|              |               | Configurable I/O    | Configurable I/O        | Configurable I/O          | Configurable I/O     |
|              |               |                     |                         |                           |                      |
|              |               | The three rows with | in shaded cells are: 1) | pad function; 2) pad type | e; and 3) functional |
| description. |               |                     |                         |                           |                      |
|              |               |                     |                         |                           |                      |

**Table 12 BLSP configurations** 

As noted throughout these pin definition tables, GPIO assignments must be done carefully to avoid conflicts, and to ensure that the intended functionality is achieved. For GPIOs that can be used as BLSPs, three additional factors should be considered when making functional assignments:

- 1 BLSP11 has additional GPIO multiplex options for UART and I2C functions:
  - BLSP11 UART transmit data is also available on GPIO 100
  - BLSP11 UART receive data is also available on GPIO\_101
  - BLSP11 I2C serial data is also available on GPIO\_102
  - BLSP11 I2C serial clock is also available on GPIO 103
- 2 Extra chip selects (output only) are available when certain BLSPs are used for SPI:
  - BLSP1 has extra CS1, CS2A, CS2B, CS3A, and CS3B for its SPI.
  - BLSP2 has extra CS1, CS2, and CS3 for its SPI.
  - BLSP10 has extra CS1A, CA1B, CS2A, CS2B, and CS3 for its SPI.
- 3 Two UIM ports are multiplexed with BLSP pins:
  - UIM3 is multiplexed with BLSP9.
  - UIM4 is multiplexed with BLSP11.



- 4 BLSPs that are configured for SPI or I2C or UART functionality require data mover access to achieve their higher throughput rates. In any BLSP, the SPI and I2C share the same FIFO/ADM CRCI interface and the UART/UIM share the same FIFO and ADM CRCI interface.
- 5 I2C can use only BLSP bits [0] and [1]. UIM can use only BLSP bits [2] and [3]. UART\_RX and UART\_TX are also only available on bits [2] and [3], as shown in Table 12. These rules apply across all 12 BLSPs.



Figure 6 GPIO 'A/B' multiplexing



| Pad #    | Pad name and/or Pad name or Pad characteristics 1 |                     | eristics 1     | Functional description |                                       |
|----------|---------------------------------------------------|---------------------|----------------|------------------------|---------------------------------------|
| Pad #    | function                                          | alt function        | Voltage        | Туре                   | runctional description                |
| Clocks a | nd related signals 1                              |                     |                |                        |                                       |
| Also see | Table 16 for clock and rel                        | ated functions that | interface with | the PMIC (SLEE         | P_CLK, CXO, CXO_EN)                   |
| AR5      | QREFS_REXT                                        | _                   | _              | AI, A0                 | External resistor for on-die clocking |
| AK50     | GCC_GP_CLK_1A                                     |                     |                | DO                     | Global general-purpose                |
|          |                                                   | GPIO_57             | Р3             | B-                     | clock 1 A Configurable                |
|          |                                                   |                     |                | PD:nppukp              | 1/0                                   |
| F10      | GCC_GP_CLK_1B                                     |                     |                | DO                     | Global general-purpose                |
|          |                                                   | GPIO_78             | Р3             | B-                     | clock 1 B Configurable                |
|          |                                                   |                     |                | PD:nppukp              | 1/0                                   |
| AJ51     | GCC_GP_CLK_2A                                     |                     |                | DO                     | Global general-purpose                |
|          |                                                   | GPIO_58             | Р3             | B-                     | clock 2 A Configurable                |
|          |                                                   |                     |                | PD:nppukp              | 1/0                                   |
| D8       | GCC_GP_CLK_2B                                     |                     |                | DO                     | Global general-purpose                |
|          |                                                   | GPIO_81             | Р3             | B-                     | clock 2 B Configurable                |
|          |                                                   |                     |                | PD:nppukp              | 1/0                                   |
| AJ49     | GCC_GP_CLK_3A                                     |                     |                | DO                     | Global general-purpose                |
|          | 000_00107.                                        | GPIO_59             | Р3             | B-                     | clock 3 A Configurable                |
|          |                                                   |                     |                | PD:nppukp              | 1/0                                   |
| C7       | GCC_GP_CLK_3B                                     |                     |                | DO                     | Global general-purpose                |
|          | GCC_GI _CER_3B                                    | GPIO_82             | Р3             | B-                     | clock 3 B Configurable                |
|          |                                                   |                     |                | PD:nppukp              | I/O                                   |
| E25      | GP_CLK0                                           |                     |                | DO                     | General-purpose clock 0 output        |
|          | GI_CERO                                           | GPIO_112            | Р3             | B-                     | Configurable I/O                      |
|          |                                                   |                     |                | PD:nppukp              | comigarable if c                      |
| G27      | GP_CLK1                                           |                     |                | DO                     | General-purpose clock 1 output        |
|          |                                                   | GPIO_113            | P3             | B-                     | Configurable I/O                      |
|          |                                                   |                     |                | PD:nppukp              |                                       |
| BG3      | GP_MN                                             | GDIO 30             | P3             | DO                     | General-purpose M/N:D counter output  |
|          |                                                   | GPIO_29             | ro             | B-<br>BD:pppukp        | Configurable I/O                      |
| W5       | GP_PDM_0A                                         |                     |                | PD:nppukp<br>DO        | General-purpose PDM                   |
|          | GF_FDIVI_UA                                       | GPIO_95             | Р3             | B-                     | output 0 A Configurable               |
|          |                                                   | _                   |                | PD:nppukp              | I/O                                   |
| BC47     | GP_PDM_0B                                         |                     |                | DO                     | General-purpose PDM                   |
| -51,     | GL_LDINI_OR                                       | GPIO_54             | Р3             | B-                     | output 0 B Configurable               |
|          |                                                   | _                   |                | PD:nppukp              | I/O                                   |
| BG47     | CD DDM 14                                         |                     |                |                        | · · · · · · · · · · · · · · · · · · · |
| 5047     | GP_PDM_1A                                         | GPIO_86             | P3             | DO                     | General-purpose PDM                   |
|          |                                                   |                     |                | B-<br>PD:nppukp        | output 1 A Configurable               |
| DEEO     |                                                   |                     |                |                        | 1/0                                   |
| BF50     | GP_PDM_1B                                         |                     |                | DO                     | General-purpose PDM                   |



| D-4#             | Pad name and/or                      | Pad name or            | Pad charac    | teristics 1           | Functional description                                               |
|------------------|--------------------------------------|------------------------|---------------|-----------------------|----------------------------------------------------------------------|
| Pad #            | function                             | alt function           | Voltage       | Туре                  | runctional description                                               |
|                  |                                      | GPIO_8                 | P3            | B-<br>PD:nppukp       | output 1 B Configurable                                              |
| E11              | GP_PDM_2A                            | GPIO_79                | Р3            | DO<br>B-<br>PD:nppukp | General-purpose PDM output 2 A Configurable I/O                      |
| AH46             | GP_PDM_2B                            | GPIO_63                | Р3            | DO<br>B-<br>PD:nppukp | General-purpose PDM output 2 B Configurable I/O                      |
| Resets a         | nd mode controls – see the           | list of APQ8096 pi     | ns (Table 14) | that can wake u       | p the device (thereby supporting APM)                                |
|                  | the boot configuration pin           |                        |               |                       |                                                                      |
| Also see<br>BA51 | Table 16 for reset and mod<br>MODE_1 | de-control functions – | P3            | DIS-PD                | (RESIN_N, PS_HOLD)  Mode control bit 1 – unconnected for native mode |
| BB46             | MODE_0                               | -                      | P3            | DIS-PD                | Mode control bit 0 – unconnected for native mode                     |
| B26              | RESOUT_N                             | _                      | Р3            | DO                    | Reset output                                                         |
| JTAG int         | erface                               |                        |               | T                     | T.                                                                   |
| N5               | SRST_N                               | -                      | P3            | DI<br>PU              | JTAG reset for debug                                                 |
| K4               | TCK                                  | _                      | Р3            | DI<br>PU              | JTAG clock input                                                     |
| L3               | TDI                                  | -                      | Р3            | DI<br>PU:nppukp       | JTAG data input                                                      |
| J1               | TDO                                  | _                      | P3            | DO-Z                  | JTAG data output                                                     |
| K2               | TMS                                  | _                      | Р3            | DI<br>PU:nppukp       | JTAG mode select input                                               |
| M2               | TRST_N                               | -                      | Р3            | DI<br>PD              | JTAG reset                                                           |
|                  | terface for ETM                      | Table 70               |               | T                     | Т                                                                    |
| AJ51             | QDSS_TRDATA_15B                      | GPIO_58                | P3            | DO<br>B-PD:nppukp     | QDSS trace data bit 15 B Configurable I/O                            |
| AK50             | QDSS_TRDATA_14B                      | GPIO_57                | Р3            | DO<br>B-PD:nppukp     | QDSS trace data bit 14 B Configurable I/O                            |
| BG3              | QDSS_TRDATA_13B                      | GPIO_29                | P3            | DO<br>B-PD:nppukp     | QDSS trace data bit 13 B Configurable I/O                            |
| D4               | QDSS_TRDATA_12B                      | GPIO_26                | P3            | DO<br>B-PD:nppukp     | QDSS trace data<br>bit 12 B<br>Configurable I/O                      |



| Pad # | Pad name and/or | Pad name or  | Pad charac | teristics 1 | Functional description |
|-------|-----------------|--------------|------------|-------------|------------------------|
| Pau # | function        | alt function | Voltage    | Туре        | Functional description |
| L5    | QDSS_TRDATA_11B | GPIO_23      | Р3         | DO          | QDSS trace data        |
|       |                 |              |            | B-PD:nppukp | bit 11 B               |
|       |                 |              |            |             | Configurable I/O       |
| 13    | QDSS_TRDATA_10B | GPIO_22      | Р3         | DO          | QDSS trace data        |
|       |                 |              |            | B-PD:nppukp | bit 10 B               |
|       |                 |              |            |             | Configurable I/O       |
| H2    | QDSS_TRDATA_9B  | GPIO_21      | Р3         | DO          | QDSS trace data        |
|       |                 |              |            | B-PD:nppukp | bit 9 B                |
|       |                 |              |            |             | Configurable           |
|       |                 |              |            |             | 1/0                    |
| BF10  | QDSS_TRDATA_8B  | GPIO_19      | P3         | DO          | QDSS trace data        |
|       |                 |              |            | B-PD:nppukp | bit 8 B                |
|       |                 |              |            |             | Configurable           |
|       |                 |              |            |             | 1/0                    |
| BG7   | QDSS_TRDATA_7B  | GPIO_18      | Р3         | DO          | QDSS trace data        |
|       |                 |              |            | B-PD:nppukp | bit 7 B                |
|       |                 |              |            |             | Configurable           |
|       |                 |              |            |             | 1/0                    |
| BF12  | QDSS_TRDATA_6B  | GPIO_17      | P3         | DO          | QDSS trace data        |
|       |                 |              |            | B-PD:nppukp | bit 6 B                |
|       |                 |              |            |             | Configurable           |
|       |                 |              |            |             | 1/0                    |
| BG5   | QDSS_TRDATA_5B  | GPIO_16      | Р3         | DO          | QDSS trace data        |
|       |                 |              |            | B-PD:nppukp | bit 5 B                |
|       |                 |              |            |             | Configurable           |
|       |                 |              |            |             | 1/0                    |
| BF8   | QDSS_TRDATA_4B  | GPIO_15      | Р3         | DO          | QDSS trace data        |
|       |                 |              |            | B-PD:nppukp | bit 4 B                |
|       |                 |              |            |             | Configurable           |
|       |                 |              |            |             | 1/0                    |
| BE7   | QDSS_TRDATA_3B  | GPIO_14      | Р3         | DO          | QDSS trace data        |
|       |                 |              |            | B-PD:nppukp | bit 3 B                |
|       |                 |              |            |             | Configurable           |
|       |                 |              |            |             | 1/0                    |
| BF4   | QDSS_TRDATA_2B  | GPIO_13      | Р3         | DO          | QDSS trace data        |
|       |                 |              |            | B-PD:nppukp | bit 2 B                |
|       |                 |              |            |             | Configurable           |
|       |                 |              |            |             | 1/0                    |
|       |                 |              |            |             |                        |



| Pad #    | Pad name and/or     | Pad name or  | Pad charac | teristics 1 | Functional description |
|----------|---------------------|--------------|------------|-------------|------------------------|
| rau #    | function            | alt function | Voltage    | Туре        | Tunctional description |
| Y4       | QDSS_TRDATA_1B      | GPIO_92      | P3         | DO          | QDSS trace data        |
|          |                     |              |            | B-PD:nppukp | bit 1 B                |
|          |                     |              |            |             | Configurable           |
|          |                     |              |            |             | 1/0                    |
| U5       | QDSS_TRDATA_0B      | GPIO_93      | Р3         | DO          | QDSS trace data        |
|          |                     |              |            | B-PD:nppukp | bit 0 B                |
|          |                     |              |            |             | Configurable           |
|          |                     |              |            |             | 1/0                    |
| V6       | QDSS_TRCLK_B        | GPIO_91      | Р3         | DO          | QDSS trace             |
|          |                     |              |            | B-PD:nppukp | clock B                |
|          |                     |              |            |             | Configurable           |
|          |                     |              |            |             | 1/0                    |
| R5       | QDSS_TRCTL_B        | GPIO_94      | P3         | DO          | QDSS trace             |
|          |                     |              |            | B-PD:nppukp | control B              |
|          |                     |              |            |             | Configurable           |
|          |                     |              |            |             | 1/0                    |
| BC47     | QDSS_TRDATA_15A     | GPIO_54      | Р3         | DO          | QDSS trace data        |
|          |                     |              |            | B-PD:nppukp | bit 15 A               |
|          |                     |              |            |             | Configurable I/O       |
| BE47     | QDSS_TRDATA_14A     | GPIO_53      | Р3         | DO          | QDSS trace data        |
|          |                     |              |            | B-PD:nppukp | bit 14 A               |
|          |                     |              |            |             | Configurable I/O       |
| W3       | QDSS_TRDATA_13A     | GPIO_90      | P3         | DO          | QDSS trace data        |
|          |                     |              |            | B-PD:nppukp | bit 13 A               |
|          |                     |              |            |             | Configurable I/O       |
| Т6       | QDSS TRDATA 12A     | GPIO_89      | P3         | DO          | QDSS trace data        |
|          |                     |              |            | B-PD:nppukp | bit 12 A               |
|          |                     |              |            |             | Configurable I/O       |
| BH48     | QDSS_TRDATA_11A     | GPIO_87      | P3         | DO          | QDSS trace data        |
|          | 4                   |              |            | B-PD:nppukp | bit 11 A               |
|          |                     |              |            |             | Configurable I/O       |
| BG47     | QDSS_TRDATA_10A     | GPIO_86      | P3         | DO          | QDSS trace data        |
|          | 2555_1115/11/1_10/1 | _            |            | B-PD:nppukp | bit 10 A               |
|          |                     |              |            | kkak        | Configurable I/O       |
| BG49     | QDSS_TRDATA_9A      | GPIO_85      | P3         | DO          | QDSS trace data        |
|          | QUUS_INDAIA_SA      |              |            | B-PD:nppukp | bit 9 A                |
|          |                     |              |            | 2.2         | Configurable           |
|          |                     |              |            |             | I/O                    |
| C13      | QDSS_TRDATA_8A      | GPIO_77      | P3         | DO          | QDSS trace data        |
| <u> </u> | עטט_ועטאוא_אא       | 3            | 1.5        | DO          | QD33 trace traca       |



| Pad #      | Pad name and/or | Pad name or  | Pad charac | teristics 1       | Functional description                   |
|------------|-----------------|--------------|------------|-------------------|------------------------------------------|
| rau#       | function        | alt function | Voltage    | Туре              | i unctional description                  |
|            |                 |              |            | B-PD:nppukp       | bit 8 A<br>Configurable<br>I/O           |
| G11        | QDSS_TRDATA_7A  | GPIO_76      | P3         | DO<br>B-PD:nppukp | QDSS trace data bit 7 A Configurable I/O |
| <b>G</b> 9 | QDSS_TRDATA_6A  | GPIO_75      | P3         | DO<br>B-PD:nppukp | QDSS trace data bit 6 A Configurable I/O |
| E7         | QDSS_TRDATA_5A  | GPIO_74      | P3         | DO<br>B-PD:nppukp | QDSS trace data bit 5 A Configurable I/O |
| C9         | QDSS_TRDATA_4A  | GPIO_67      | P3         | DO<br>B-PD:nppukp | QDSS trace data bit 4 A Configurable I/O |
| D10        | QDSS_TRDATA_3A  | GPIO_66      | P3         | DO<br>B-PD:nppukp | QDSS trace data bit 3 A Configurable I/O |
| C11        | QDSS_TRDATA_2A  | GPIO_65      | P3         | DO<br>B-PD:nppukp | QDSS trace data bit 2 A Configurable I/O |
| D6         | QDSS_TRDATA_1A  | GPIO_64      | P3         | DO<br>B-PD:nppukp | QDSS trace data bit 1 A Configurable I/O |
| AH46       | QDSS_TRDATA_0A  | GPIO_63      | P3         | DO<br>B-PD:nppukp | QDSS trace data bit 0 A Configurable I/O |
| В6         | QDSS_TRCLK_A    | GPIO_28      | P3         | DO<br>B-PD:nppukp | QDSS trace clock A                       |



| Pad #    | Pad name and/or        | Pad name or  | Pad charac | teristics 1 | Functional description                 |
|----------|------------------------|--------------|------------|-------------|----------------------------------------|
| rau #    | function               | alt function | Voltage    | Туре        | Tunctional description                 |
|          |                        |              |            |             | Configurable                           |
|          |                        |              |            |             | 1/0                                    |
| C5       | QDSS_TRCTL_A           | GPIO_27      | Р3         | DO          | QDSS trace                             |
|          |                        |              |            | B-PD:nppukp | control A                              |
|          |                        |              |            |             | Configurable                           |
|          |                        |              |            |             | 1/0                                    |
| ODSS in: | terface for SDC2       |              |            |             |                                        |
| AF6      | QDSS_SDC2_TRDATA_3     | SDC2_DATA_3  | P3         | DO          | QDSS trace data bit 3 over SDC2        |
|          | QD33_3D62_11(D/(1/(_3  |              |            | B-PD:nppukp | Secure digital controller 2 data bit 3 |
| AE7      | QDSS_SDC2_TRDATA_2     | SDC2_DATA_2  | P2         | DO          | QDSS trace data bit 2 over SDC2        |
|          | Q555_55 62_11(5)(1)(_2 |              |            | B-PD:nppukp | Secure digital controller 2 data bit 2 |
| AC5      | QDSS_SDC2_TRDATA_1     | SDC2_DATA_1  | P2         | DO          | QDSS trace data bit 1over SDC2         |
|          |                        |              |            | B-PD:nppukp | Secure digital controller 2 data bit 1 |
| AD8      | QDSS_SDC2_TRDATA_0     | SDC2_DATA_0  | P2         | DO          | QDSS trace data bit 0 over SDC2        |
|          |                        |              |            | B-PD:nppukp | Secure digital controller 2 data bit 0 |
| AE5      | QDSS_SDC2_TRCLK        | SDC2_CLK     | P2         | DO          | QDSS trace clock over SDC2             |
|          |                        |              |            | DO          | Secure digital controller 2 clock      |
| AD6      | QDSS_SDC2_TRSYNC       | SDC2_CMD     | P2         | DO          | QDSS trace sync over SDC2              |
|          |                        |              |            | B-PD:nppukp | Secure digital controller 2 command    |
| QDSS tri | iggers                 |              |            |             |                                        |
| M6       | QDSS_CTI_TRIG_IN_A     | GPIO_24      | Р3         | DI          | QDSS trigger                           |
|          |                        |              |            | B-PD:nppukp | input A                                |
|          |                        |              |            |             | Configurable                           |
|          |                        |              |            |             | 1/0                                    |
| F6       | QDSS_CTI_TRIG_OUT_A    | GPIO_25      | P3         | DO          | QDSS trigger                           |
|          |                        |              |            | B-PD:nppukp | output A                               |
|          |                        |              |            |             | Configurable                           |
|          |                        |              |            |             | 1/0                                    |
| BB48     | QDSS_CTI_TRIG_IN_B     | GPIO_5       | P3         | DI          | QDSS trigger                           |
|          | QD55_C11_11110_1111_D  |              | 1.5        | B-PD:nppukp | input B                                |
|          |                        |              |            | 5 . 5ppanp  | Configurable                           |
|          |                        |              |            |             | I/O                                    |
| BA49     | QDSS CTI TRIG OUT B    | GPIO_4       | P3         | DO          | QDSS trigger                           |
|          |                        |              |            | B-PD:nppukp | output B                               |
|          |                        |              |            |             | Configurable                           |
|          |                        |              |            |             | 1/0                                    |



| D- 4 # | Pad name and/or     | Pad name or  | Pad charact | eristics 1  | Functional description |
|--------|---------------------|--------------|-------------|-------------|------------------------|
| Pad #  | function            | alt function | Voltage     | Туре        | Functional description |
| F2     | QDSS_CTI_TRIG_IN_C  | GPIO_42      | Р3          | DI          | QDSS trigger           |
|        |                     |              |             | B-PD:nppukp | input C                |
|        |                     |              |             |             | Configurable           |
|        |                     |              |             |             | 1/0                    |
| F4     | QDSS_CTI_TRIG_OUT_C | GPIO_41      | Р3          | DO          | QDSS trigger           |
|        |                     |              |             | B-PD:nppukp | output C               |
|        |                     |              |             |             | Configurable           |
|        |                     |              |             |             | 1/0                    |
| AT52   | QDSS_CTI_TRIG_IN_D  | GPIO_101     | Р3          | DI          | QDSS trigger           |
|        |                     |              |             | B-PD:nppukp | input D                |
|        |                     |              |             |             | Configurable           |
|        |                     |              |             |             | 1/0                    |
|        |                     |              |             |             |                        |
| AP46   | QDSS_CTI_TRIG_OUT_D | GPIO_100     | Р3          | DO          | QDSS trigger           |
|        |                     |              |             | B-PD:nppukp | output D               |
|        |                     |              |             |             | Configurable           |
|        |                     |              |             |             | 1/0                    |

- 1. GPIO 'A/B' multiplexing is explained in Figure 6.
- 2. See Table 7 for parameter and acronym definitions.

# Table 13 Pin descriptions – internal functions

NOTE GPIO pins can support multiple functions. To assign GPIOs to particular functions (such as the options listed in the Table 13), designers must identify all their application's requirements and map each GPIO to its function – carefully avoiding conflicts in GPIO assignments. See Table 18 for a list of all supported functions for each GPIO.

| Pad # | Pad name | Pad characteristics 1 |             | Additional wakeup      |
|-------|----------|-----------------------|-------------|------------------------|
| rau # | rau name | Voltage               | Туре        | function description   |
| G7    | GPIO_1   | Р3                    | B-PD:nppukp | General-purpose wakeup |
| BB48  | GPIO_5   | Р3                    | B-PD:nppukp | General-purpose wakeup |
| BG51  | GPIO_9   | Р3                    | B-PD:nppukp | General-purpose wakeup |
| BJ51  | GPIO_11  | Р3                    | B-PD:nppukp | General-purpose wakeup |
| J3    | GPIO_22  | Р3                    | B-PD:nppukp | General-purpose wakeup |
| M6    | GPIO_24  | Р3                    | B-PD:nppukp | General-purpose wakeup |
| D4    | GPIO_26  | Р3                    | B-PD:nppukp | General-purpose wakeup |
| BG45  | GPIO_34  | Р3                    | B-PD:nppukp | General-purpose wakeup |



| Pad # | Pad name    | Pad chai | racteristics 1 | Additional wakeup          |
|-------|-------------|----------|----------------|----------------------------|
| Pau # | Pau name    | Voltage  | Туре           | function description       |
| D2    | GPIO_36     | P3       | B-PU:nppdkp    | General-purpose wakeup     |
| E1    | GPIO_37     | Р3       | B-PD:nppukp    | PCIe0 wakeup               |
| BJ47  | GPIO_38     | P3       | B-PD:nppukp    | General-purpose wakeup     |
| AA1   | GPIO_40     | P3       | B-PD:nppukp    | General-purpose wakeup     |
| F2    | GPIO_42     | P3       | B-PD:nppukp    | General-purpose wakeup     |
| J7    | GPIO_46     | P3       | B-PD:nppukp    | General-purpose wakeup     |
| BE51  | GPIO_50     | P3       | B-PD:nppukp    | General-purpose wakeup     |
| BE47  | GPIO_53     | P3       | B-PD:nppukp    | General-purpose wakeup     |
| BC47  | GPIO_54     | P3       | B-PD:nppdkp    | General-purpose wakeup     |
| BD46  | GPIO_56     | P3       | B-PD:nppukp    | General-purpose wakeup     |
| AK50  | GPIO_57     | P3       | B-PD:nppukp    | General-purpose wakeup     |
| AJ51  | GPIO 58     | Р3       | B-PD:nppukp    | SSC IRQ 0 interrupt        |
| AJ49  | GPIO 59     | Р3       | B-PD:nppukp    | SSC IRQ 1 interrupt        |
| AH48  | GPIO 60     | P3       | B-PD:nppukp    | SSC IRQ 2 interrupt        |
| AH50  | GPIO_61     | Р3       | B-PD:nppukp    | SSC_IRQ_3 interrupt        |
| AJ47  | GPIO_62     | P3       | B-PD:nppukp    | SSC IRQ 4 interrupt        |
| AH46  | GPIO 63     | P3       | B-PD:nppukp    | SSC IRQ 5 interrupt        |
| D6    | GPIO 64     | Р3       | B-PD:nppukp    | General-purpose wakeup     |
| D10   | GPIO 66     | P3       | B-PD:nppukp    | General-purpose wakeup     |
| D12   | GPIO 71     | P3       | B-PD:nppukp    | General-purpose wakeup     |
| E9    | GPIO_73     | Р3       | B-PD:nppukp    | General-purpose wakeup     |
| C13   | <br>GPIO_77 | Р3       | B-PD:nppukp    | General-purpose wakeup     |
| F10   | <br>GPIO_78 | P3       | B-PD:nppukp    | SSC_IRQ_6 interrupt        |
| E11   | GPIO 79     | Р3       | B-PD:nppukp    | SSC IRQ 7 interrupt        |
| E5    | GPIO_80     | Р3       | B-PD:nppukp    | SSC IRQ 8 interrupt        |
| C7    | GPIO_82     | Р3       | B-PD:nppukp    | General-purpose wakeup     |
| BG47  | GPIO_86     | P3       | B-PD:nppukp    | General-purpose wakeup     |
| V6    | GPIO_91     | P3       | B-PD:nppukp    | General-purpose wakeup     |
| Y4    | GPIO_92     | Р3       | B-PD:nppukp    | General-purpose wakeup     |
| W5    | GPIO_95     | Р3       | B-PD:nppukp    | Secure digital card detect |
| AR49  | GPIO 97     | P3       | B-PD:nppukp    | General-purpose wakeup     |
| AT52  | GPIO_101    | P3       | B-PD:nppukp    | General-purpose wakeup     |
| AU51  | GPIO 104    | Р3       | B-PD:nppukp    | General-purpose wakeup     |
| B24   | GPIO_106    | P3       | BH-PD:nppukp   | General-purpose wakeup     |
| C25   | GPIO_108    | P3       | B-PD:nppukp    | UIM2 presence detection    |
| E23   | GPIO_110    | P3       | BH-PD:nppukp   | General-purpose wakeup     |
| E25   | GPIO_112    | P3       | B-PD:nppukp    | UIM1 presence detection    |
| G27   | GPIO_113    | P3       | B-PD:nppukp    | UIM battery alarm          |
| AU49  | GPIO 115    | P3       | B-PU:nppdkp    | General-purpose wakeup     |
| AT46  | GPIO_116    | P3       | B-PD:nppukp    | PCIe2 wakeup               |
| BC49  | GPIO_117    | P3       | B-PD:nppukp    | SSC_IRQ_9 interrupt        |
| BG41  | GPIO_118    | P3       | B-PD:nppukp    | SSC_IRQ_10 interrupt       |



| Pad # | Pad name    | Pad cha | racteristics 1 | Additional wakeup                      |
|-------|-------------|---------|----------------|----------------------------------------|
| rau # | Pau name    | Voltage | Туре           | function description                   |
| AR51  | GPIO_119    | Р3      | B-PD:nppukp    | SSC_IRQ_11 interrupt                   |
| AU47  | GPIO_120    | Р3      | B-PD:nppukp    | SSC_IRQ_12 interrupt                   |
| BA47  | GPIO_121    | Р3      | B-PD:nppukp    | SSC_IRQ_13 interrupt                   |
| BF42  | GPIO_122    | Р3      | B-PD:nppukp    | SSC_IRQ_14 interrupt                   |
| BG43  | GPIO_123    | Р3      | B-PD:nppukp    | SSC_IRQ_15 interrupt                   |
| BF48  | GPIO_124    | Р3      | B-PD:nppukp    | SSC_IRQ_16 interrupt                   |
| BF44  | GPIO_125    | Р3      | B-PD:nppukp    | SSC_IRQ_17 interrupt                   |
| AR47  | GPIO_126    | Р3      | B-PD:nppukp    | General-purpose wakeup                 |
| AY48  | GPIO_127    | Р3      | B-PD:nppukp    | General-purpose wakeup                 |
| AV50  | GPIO_129    | Р3      | B-PD:nppukp    | General-purpose wakeup                 |
| B4    | GPIO_131    | Р3      | B-PU:nppdkp    | General-purpose wakeup                 |
| B2    | GPIO_132    | Р3      | B-PD:nppukp    | PCle1 wakeup                           |
| AW51  | GPIO_133    | Р3      | B-PD:nppukp    | General-purpose wakeup                 |
| AP50  | GPIO_145    | Р3      | B-PD:nppukp    | General-purpose wakeup                 |
| T4    | SDC1_DATA_1 | P7      | B-PD:nppukp    | Secure digital controller 1 data bit 1 |
| U1    | SDC1_DATA_3 | P7      | B-PD:nppukp    | Secure digital controller 1 data bit 3 |
| AC5   | SDC2_DATA_1 | P2      | BH-PD:nppukp   | Secure digital controller 2 data bit 1 |
| AF6   | SDC2_DATA_3 | P2      | BH-PD:nppukp   | Secure digital controller 2 data bit 3 |
| AD6   | SDC2_CMD    | P2      | BH-PD:nppukp   | Secure digital controller 2 command    |
| N5    | SRST_N      | Р3      | DI             | JTAG reset for debug                   |

<sup>1.</sup> See Table 7 for parameter and acronym definitions.

Table 14 APQ8096 wakeup pins for APQ power management (APM)

| MODE[1:0] | Usage              |
|-----------|--------------------|
| 00        | Native mode        |
| 11        | Boundary-scan mode |
| Others    | Test modes         |

# Table 15 MODE [1:0] settings

|          | Pad name and/or               | Pad name | Pad Charac | terstics <sup>3</sup> |                                                      |  |  |
|----------|-------------------------------|----------|------------|-----------------------|------------------------------------------------------|--|--|
| Pad #    | 1                             |          | Voltage    | Туре                  | Functional description                               |  |  |
| WTRs - R | WTRs – Rx baseband interfaces |          |            |                       |                                                      |  |  |
| R51      | BBRX_CH0_I                    | -        | -          | Al                    | Baseband receiver input, channel 0, in-phase         |  |  |
| P50      | BBRX_CH0_Q                    | -        | -          | Al                    | Baseband receiver input, channel 0, quadrature-phase |  |  |
| N51      | BBRX_CH1_I                    | -        | -          | Al                    | Baseband receiver input, channel 1, in-phase         |  |  |



|                                                                  | Pad name and/or                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Pad name                    | Pad Characterstics <sup>3</sup> Voltage Type |                                  | Functional description                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|----------------------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Pad #                                                            | function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | or alt function             |                                              |                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| M52                                                              | BBRX_CH1_Q                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -                           | _                                            | Al                               | Baseband receiver input,                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                             |                                              |                                  | channel 1, quadrature-phase                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| L51                                                              | BBRX_CH2_I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | _                           | _                                            | Al                               | Baseband receiver input, channel 2, in-phase                                                                                                                                                                                                                                                                                                                                                                                      |  |
| K50                                                              | BBRX_CH2_Q                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | _                           | _                                            | Al                               | Baseband receiver input,                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                             |                                              |                                  | channel 2, quadrature-phase                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| J51                                                              | BBRX_CH3_I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | _                           | _                                            | AI                               | Baseband receiver input,                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                             |                                              |                                  | channel 3, in-phase                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| H52                                                              | BBRX_CH3_Q                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | _                           | _                                            | Al                               | Baseband receiver input, channel 3, quadrature-phase                                                                                                                                                                                                                                                                                                                                                                              |  |
| G51                                                              | BBRX_CH4_I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | _                           | _                                            | Al                               | Baseband receiver input,                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 031                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                             |                                              | 7                                | channel 4, in-phase                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| F50                                                              | BBRX_CH4_Q                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | _                           | -                                            | Al                               | Baseband receiver input,                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                             |                                              |                                  | channel 4, quadrature-phase                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| E51                                                              | BBRX_CH5_I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | _                           | _                                            | AI                               | Baseband receiver input,                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| E49                                                              | BBRX_CH5_Q                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                             |                                              | Al                               | channel 5, in-phase Baseband receiver input,                                                                                                                                                                                                                                                                                                                                                                                      |  |
| E49                                                              | BBKX_CH5_Q                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | _                           | _                                            | AI                               | channel 5, quadrature-phase                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| U51                                                              | BBRX_FB_I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | _                           | _                                            | Al                               | Baseband receiver input, Tx                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                             |                                              |                                  | feedback, in-phase                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                             |                                              |                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| T52                                                              | BBRX_FB_Q                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | -                           | _                                            | Al                               | Baseband receiver input, Tx                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | _                           | -<br>1. The mine we                          |                                  | feedback, quadrature phase                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|                                                                  | BBRX_FB_Q<br>r the APQ8096 device, the BBRX in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | –<br>Iterface is not needed | -<br>I. The pins m                           |                                  | feedback, quadrature phase                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| Note: For                                                        | r the APQ8096 device, the BBRX ir                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | _<br>iterface is not needec | -<br>I. The pins m                           |                                  | feedback, quadrature phase                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| Note: For                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | terface is not needed       | I. The pins m                                |                                  | feedback, quadrature phase                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| Note: For                                                        | r the APQ8096 device, the BBRX ir                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | terface is not needed       | I. The pins m                                | ust be terminate                 | feedback, quadrature phase                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| Note: For                                                        | r the APQ8096 device, the BBRX ir                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | terface is not needed       | - I. The pins m                              | ust be terminate                 | GNSS receiver baseband input, in-phase plus GNSS receiver baseband                                                                                                                                                                                                                                                                                                                                                                |  |
| Note: For WTRs – C                                               | r the APQ8096 device, the BBRX in  GNSS Rx baseband interface  GNSS_BB_IP  GNSS_BB_IM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | terface is not needed       | I. The pins m                                | ust be terminate  AI             | GNSS receiver baseband input, in-phase plus GNSS receiver baseband input, in-phase minus                                                                                                                                                                                                                                                                                                                                          |  |
| Note: For                                                        | r the APQ8096 device, the BBRX in  GNSS Rx baseband interface  GNSS_BB_IP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | terface is not needed       | - I. The pins m                              | ust be terminate                 | GNSS receiver baseband input, in-phase minus GNSS receiver baseband input, in-phase minus GNSS receiver baseband                                                                                                                                                                                                                                                                                                                  |  |
| Note: For WTRs – C T48 T50 T46                                   | r the APQ8096 device, the BBRX in  GNSS Rx baseband interface  GNSS_BB_IP  GNSS_BB_IM  GNSS_BB_QP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | - uterface is not needed    | - I. The pins m                              | ust be terminate  AI  AI         | GNSS receiver baseband input, in-phase minus GNSS receiver baseband input, in-phase minus GNSS receiver baseband input, un-phase minus                                                                                                                                                                                                                                                                                            |  |
| Note: For WTRs – C                                               | r the APQ8096 device, the BBRX in  GNSS Rx baseband interface  GNSS_BB_IP  GNSS_BB_IM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | - Iterface is not needed    | - I. The pins m                              | ust be terminate  AI             | GNSS receiver baseband input, in-phase minus GNSS receiver baseband input, in-phase minus GNSS receiver baseband                                                                                                                                                                                                                                                                                                                  |  |
| Note: For WTRs – C T48 T50 T46                                   | r the APQ8096 device, the BBRX in  GNSS Rx baseband interface  GNSS_BB_IP  GNSS_BB_IM  GNSS_BB_QP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | - Iterface is not needed    | - I. The pins m                              | ust be terminate  AI  AI         | GNSS receiver baseband input, in-phase minus GNSS receiver baseband input, in-phase minus GNSS receiver baseband input, quadrature plus GNSS receiver baseband input, quadrature plus                                                                                                                                                                                                                                             |  |
| Note: For WTRs – C T48 T50 T46 U49                               | r the APQ8096 device, the BBRX in  GNSS Rx baseband interface  GNSS_BB_IP  GNSS_BB_IM  GNSS_BB_QP  GNSS_BB_QM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | - uterface is not needed    | - I. The pins m                              | ust be terminate  AI  AI         | GNSS receiver baseband input, in-phase minus GNSS receiver baseband input, in-phase minus GNSS receiver baseband input, quadrature plus GNSS receiver baseband input, quadrature plus                                                                                                                                                                                                                                             |  |
| Note: For WTRs – C T48  T50  T46  U49                            | r the APQ8096 device, the BBRX in  GNSS Rx baseband interface  GNSS_BB_IP  GNSS_BB_IM  GNSS_BB_QP  GNSS_BB_QM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | - Iterface is not needed    | - I. The pins m                              | ust be terminate  AI  AI  AI  AI | GNSS receiver baseband input, in-phase plus GNSS receiver baseband input, in-phase plus GNSS receiver baseband input, in-phase minus GNSS receiver baseband input, quadrature plus GNSS receiver baseband input, quadrature minus                                                                                                                                                                                                 |  |
| Note: For WTRs – C T48 T50 T46 U49                               | r the APQ8096 device, the BBRX in  GNSS Rx baseband interface  GNSS_BB_IP  GNSS_BB_IM  GNSS_BB_QP  GNSS_BB_QM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | - Interface is not needed   | - I. The pins m                              | ust be terminate  AI  AI         | GNSS receiver baseband input, in-phase plus GNSS receiver baseband input, in-phase plus GNSS receiver baseband input, in-phase minus GNSS receiver baseband input, quadrature plus GNSS receiver baseband input, quadrature minus Transmitter DAC 0 output, in-                                                                                                                                                                   |  |
| Note: For WTRs – C T48  T50  T46  U49                            | r the APQ8096 device, the BBRX in  GNSS Rx baseband interface  GNSS_BB_IP  GNSS_BB_IM  GNSS_BB_QP  GNSS_BB_QM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | - terface is not needed     | - I. The pins m                              | ust be terminate  AI  AI  AI  AI | GNSS receiver baseband input, in-phase plus GNSS receiver baseband input, in-phase plus GNSS receiver baseband input, in-phase minus GNSS receiver baseband input, quadrature plus GNSS receiver baseband input, quadrature minus                                                                                                                                                                                                 |  |
| Note: For WTRs – C T48  T50  T46  U49  WTRs – T AE51             | r the APQ8096 device, the BBRX in GNSS Rx baseband interface  GNSS_BB_IP  GNSS_BB_IM  GNSS_BB_QP  GNSS_BB_QM  Fx baseband interfaces  TX_DACO_IP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | - Interface is not needed   | - I. The pins m                              | AI AI AI AI AI                   | GNSS receiver baseband input, in-phase plus GNSS receiver baseband input, in-phase plus GNSS receiver baseband input, in-phase minus GNSS receiver baseband input, quadrature plus GNSS receiver baseband input, quadrature minus  Transmitter DAC 0 output, in-phase plus                                                                                                                                                        |  |
| Note: For WTRs – C T48  T50  T46  U49  WTRs – T AE51             | r the APQ8096 device, the BBRX in GNSS Rx baseband interface  GNSS_BB_IP  GNSS_BB_IM  GNSS_BB_QP  GNSS_BB_QM  Fx baseband interfaces  TX_DACO_IP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | - Interface is not needed   |                                              | AI AI AI AI AI                   | GNSS receiver baseband input, in-phase plus GNSS receiver baseband input, in-phase plus GNSS receiver baseband input, in-phase minus GNSS receiver baseband input, quadrature plus GNSS receiver baseband input, quadrature minus  Transmitter DAC 0 output, in-phase plus Transmitter DAC 0 output, in-phase minus Transmitter DAC 0 output, in-phase minus                                                                      |  |
| Note: For WTRs – C T48  T50  T46  U49  WTRs – T AE51  AD52  AC51 | r the APQ8096 device, the BBRX in First the APQ8096 device, the APQ8 | - Iterface is not needed    | - I. The pins m                              | AI AI AI AO AO AO                | GNSS receiver baseband input, in-phase plus GNSS receiver baseband input, in-phase plus GNSS receiver baseband input, in-phase minus GNSS receiver baseband input, quadrature plus GNSS receiver baseband input, quadrature minus  Transmitter DAC 0 output, in-phase plus Transmitter DAC 0 output, in-phase minus Transmitter DAC 0 output, quadrature plus                                                                     |  |
| Note: For WTRs – C T48  T50  T46  U49  WTRs – T AE51  AD52       | r the APQ8096 device, the BBRX in FINESTRY baseband interface  GNSS_BB_IP  GNSS_BB_IM  GNSS_BB_QP  GNSS_BB_QM  Fx baseband interfaces  TX_DACO_IP  TX_DACO_IM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | - Interface is not needed   | - I. The pins m                              | AI AI AI AI AO AO                | GNSS receiver baseband input, in-phase plus GNSS receiver baseband input, in-phase plus GNSS receiver baseband input, in-phase minus GNSS receiver baseband input, quadrature plus GNSS receiver baseband input, quadrature minus  Transmitter DAC 0 output, in-phase plus Transmitter DAC 0 output, in-phase minus Transmitter DAC 0 output, quadrature plus Transmitter DAC 0 output, quadrature plus Transmitter DAC 0 output, |  |
| Note: For WTRs – C T48  T50  T46  U49  WTRs – T AE51  AD52  AC51 | r the APQ8096 device, the BBRX in First the APQ8096 device, the APQ8 | - Interface is not needed   | - I. The pins m                              | AI AI AI AO AO AO                | GNSS receiver baseband input, in-phase plus GNSS receiver baseband input, in-phase plus GNSS receiver baseband input, in-phase minus GNSS receiver baseband input, quadrature plus GNSS receiver baseband input, quadrature minus  Transmitter DAC 0 output, in-phase plus Transmitter DAC 0 output, in-phase minus Transmitter DAC 0 output, quadrature plus                                                                     |  |



| Pad #                                                      | Pad name and/or                                                                                                            | Pad name                        | Pad Charac               | cterstics                 | Franctional description                                                                                                                                                                                                                                                                                                                    |  |
|------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|---------------------------------|--------------------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| rau #                                                      | function                                                                                                                   | or alt function                 | Voltage Type             |                           | Functional description                                                                                                                                                                                                                                                                                                                     |  |
| AA51                                                       | TX_DAC1_IP                                                                                                                 | -                               | _                        | AO                        | Transmitter DAC 1 output, in phase plus                                                                                                                                                                                                                                                                                                    |  |
| Y52                                                        | TX_DAC1_IM                                                                                                                 | -                               | _                        | AO                        | Transmitter DAC 1 output, in phase minus                                                                                                                                                                                                                                                                                                   |  |
| W51                                                        | TX_DAC1_QP                                                                                                                 | -                               | -                        | AO                        | Transmitter DAC 1 output, quadrature plus                                                                                                                                                                                                                                                                                                  |  |
| Y50                                                        | TX_DAC1_QM                                                                                                                 | -                               | -                        | AO                        | Transmitter DAC 1 output, quadrature minus                                                                                                                                                                                                                                                                                                 |  |
| Y48                                                        | TX_DAC1_VREF                                                                                                               | -                               | -                        | Al                        | Transmitter DAC 1 voltage reference Note                                                                                                                                                                                                                                                                                                   |  |
| Note: For                                                  | the APQ8096 device, the TX_I                                                                                               | DAC interface is not need       | ded. The pins            | must be terminate         |                                                                                                                                                                                                                                                                                                                                            |  |
|                                                            | GSM transmit phase adjust sign                                                                                             |                                 |                          |                           |                                                                                                                                                                                                                                                                                                                                            |  |
|                                                            | GSM_TX_PHASE_D1                                                                                                            | GPIO_135                        |                          | DO                        | GSM transmit phase                                                                                                                                                                                                                                                                                                                         |  |
| AW49                                                       |                                                                                                                            |                                 | P3                       | B-PD:nppukp               | adjust data bit 1 for<br>WTR Configurable<br>I/O                                                                                                                                                                                                                                                                                           |  |
| AW47                                                       | GSM_TX_PHASE_D0                                                                                                            | GPIO_134                        | P3                       | DO<br>B-PD:nppukp         | GSM transmit phase<br>adjust data bit 0 for<br>WTR Configurable                                                                                                                                                                                                                                                                            |  |
|                                                            |                                                                                                                            |                                 |                          |                           | 1/0                                                                                                                                                                                                                                                                                                                                        |  |
| Note: For                                                  | the APQ8096 device, the GSN                                                                                                | //_TX_PHASE function is r       | not needed. 1            | The pins can be use       | 1/0                                                                                                                                                                                                                                                                                                                                        |  |
|                                                            |                                                                                                                            | Л_TX_PHASE function is r        | not needed. 1            | The pins can be use       | 1/0                                                                                                                                                                                                                                                                                                                                        |  |
|                                                            |                                                                                                                            | /I_TX_PHASE function is r       | not needed. 1            | The pins can be use       | 1/0                                                                                                                                                                                                                                                                                                                                        |  |
| PMIC into                                                  | erfaces                                                                                                                    |                                 |                          |                           | I/O ed as general-purpose GPIO pin Sleep clock                                                                                                                                                                                                                                                                                             |  |
| PMIC into<br>B28                                           | SLEEP_CLK                                                                                                                  |                                 | P3                       | DI                        | I/O ed as general-purpose GPIO pine Sleep clock Core crystal oscillator (digital                                                                                                                                                                                                                                                           |  |
| PMIC into<br>B28<br>E45                                    | SLEEP_CLK CXO                                                                                                              |                                 | P3<br>P11                | DI<br>DI                  | I/O ed as general-purpose GPIO pine Sleep clock Core crystal oscillator (digital 19.2 MHz system clock)                                                                                                                                                                                                                                    |  |
| PMIC into<br>B28<br>E45<br>F46                             | SLEEP_CLK CXO  CXO_EN                                                                                                      |                                 | P3 P11 P3                | DI<br>DI<br>DO            | I/O  Id as general-purpose GPIO pine  Sleep clock  Core crystal oscillator (digital 19.2 MHz system clock)  Core crystal oscillator enable  Core crystal oscillator 2  (analog 19.2 MHz system                                                                                                                                             |  |
| PMIC into<br>B28<br>E45<br>F46<br>AV6                      | SLEEP_CLK CXO CXO_EN CXO_2                                                                                                 |                                 | P3 P11 P3 P9             | DI<br>DI<br>DO<br>DI      | I/O  Id as general-purpose GPIO pine  Sleep clock  Core crystal oscillator (digital 19.2 MHz system clock)  Core crystal oscillator enable  Core crystal oscillator 2 (analog 19.2 MHz system clock)                                                                                                                                       |  |
| PMIC into<br>B28<br>E45<br>F46<br>AV6                      | SLEEP_CLK CXO  CXO_EN CXO_2  RESIN_N                                                                                       |                                 | P3 P11 P3 P9 P3          | DI<br>DI<br>DO<br>DI      | I/O  Id as general-purpose GPIO pin  Sleep clock  Core crystal oscillator (digital 19.2 MHz system clock)  Core crystal oscillator enable  Core crystal oscillator 2 (analog 19.2 MHz system clock)  Reset input  Slave and PBUS interface for                                                                                             |  |
| PMIC into<br>B28<br>E45<br>F46<br>AV6<br>G29<br>B30<br>A29 | SLEEP_CLK CXO CXO_EN CXO_2  RESIN_N SPMI_DATA  SPMI_CLK  PS_HOLD                                                           | -<br>-<br>-<br>-<br>-<br>-<br>- | P3 P11 P3 P9 P9 P3 P3    | DI DI DO DI DI B          | I/O  Id as general-purpose GPIO pine  Sleep clock  Core crystal oscillator (digital 19.2 MHz system clock)  Core crystal oscillator enable  Core crystal oscillator 2 (analog 19.2 MHz system clock)  Reset input  Slave and PBUS interface for PMICs – data  Slave and PBUS interface for                                                 |  |
| PMIC into<br>B28<br>E45<br>F46<br>AV6<br>G29<br>B30<br>A29 | SLEEP_CLK CXO CXO_EN CXO_2  RESIN_N SPMI_DATA SPMI_CLK PS_HOLD                                                             | -<br>-<br>-<br>-<br>-<br>-<br>- | P3 P11 P3 P9 P3 P3 P3 P3 | DI DI DO DI B DO          | I/O  Id as general-purpose GPIO pine  Sleep clock  Core crystal oscillator (digital 19.2 MHz system clock)  Core crystal oscillator enable  Core crystal oscillator 2 (analog 19.2 MHz system clock)  Reset input  Slave and PBUS interface for PMICs – data  Slave and PBUS interface for PMICs – clock  Power-supply hold signal to      |  |
| PMIC into B28 E45 F46 AV6 G29 B30 A29 C29                  | SLEEP_CLK CXO CXO_EN CXO_2  RESIN_N SPMI_DATA  SPMI_CLK PS_HOLD  SA WLAN/Bluetooth interfaces See Table 11 for PCle and U. |                                 | P3 P11 P3 P9 P3 P3 P3 P3 | DI DI DO DI B DO DO DO DO | I/O  Id as general-purpose GPIO pine  Sleep clock  Core crystal oscillator (digital 19.2 MHz system clock)  Core crystal oscillator enable  Core crystal oscillator 2 (analog 19.2 MHz system clock)  Reset input  Slave and PBUS interface for PMICs – data  Slave and PBUS interface for PMICs – clock  Power-supply hold signal to PMIC |  |
| PMIC into<br>B28<br>E45<br>F46<br>AV6<br>G29<br>B30<br>A29 | SLEEP_CLK CXO CXO_EN CXO_2  RESIN_N SPMI_DATA SPMI_CLK PS_HOLD                                                             | -<br>-<br>-<br>-<br>-<br>-<br>- | P3 P11 P3 P9 P3 P3 P3 P3 | DI DI DO DI B DO          | I/O  Id as general-purpose GPIO pine  Sleep clock  Core crystal oscillator (digital 19.2 MHz system clock)  Core crystal oscillator enable  Core crystal oscillator 2 (analog 19.2 MHz system clock)  Reset input  Slave and PBUS interface for PMICs – data  Slave and PBUS interface for PMICs – clock  Power-supply hold signal to      |  |



|          | Pad name and/or function           | Pad name                    | Pad Charac          | cterstics <sup>3</sup> |                                                     |
|----------|------------------------------------|-----------------------------|---------------------|------------------------|-----------------------------------------------------|
| Pad #    |                                    | or alt function             | Voltage Type        |                        | Functional description                              |
|          |                                    |                             |                     |                        | Configurable I/O                                    |
| AN51     | GNSS_TX_AGGRESSOR                  | GPIO_143                    | Р3                  | DI<br>B-PD:nppukp      | Tx level may degrade GNSS receiver Configurable I/O |
| QCA6320, | /QCA6310 WiGig interfaces          |                             |                     |                        |                                                     |
| -        | See Table 11 for PCIe interfa      | ce details.                 |                     |                        |                                                     |
| WCD9335  | interfaces                         |                             |                     |                        |                                                     |
| _        | See Table 11 for SLIMbus de        | tails; also for I2S and I2C | <i>Connectivity</i> | ports that can be      | used as an alternative                              |
| NSA881x  | interfaces                         |                             |                     |                        |                                                     |
| _        | See Table 11 for I2C interfac      | e details.                  |                     |                        |                                                     |
| Oualcomi | n RF360 interfaces <sup>1, 2</sup> |                             |                     |                        |                                                     |
| AB50     | ET_DACO_P                          | -                           | _                   | AO                     | Envelope tracking DAC0 output, plus                 |
| AC49     | ET_DAC0_M                          | -                           | -                   | AO                     | Envelope tracking DAC0 output, minus                |
| AA49     | ET_DAC0_VREF                       | -                           | -                   | Al                     | Envelope tracking DAC0 output, voltage reference    |
| V48      | ET_DAC1_P                          | -                           | _                   | AO                     | Envelope tracking DAC1 output, plus                 |
| W49      | ET_DAC1_M                          | -                           | ı                   | AO                     | Envelope tracking DAC1 output, minus                |
| W47      | ET_DAC1_VREF                       | -                           | _                   | AI                     | Envelope tracking DAC1 output, voltage reference    |
|          | RFFE1_CLK                          | GPIO_149                    |                     | DO                     | RF front-end 1 interface clo                        |
| AM46     |                                    |                             | P3                  | B-PD:nppukp            | Configurable I/O                                    |
| AN47     | RFFE1_DATA                         | GPIO_148                    | Р3                  | B<br>B-PD:nppukp       | RF front-end 1 interface dat<br>Configurable I/O    |
| AM52     | RFFE2_CLK                          | GPIO_147                    | Р3                  | DO<br>B-PD:nppukp      | RF front-end 2 interface clo<br>Configurable I/O    |
|          | RFFE2 DATA                         | GPIO_146                    |                     | В                      | RF front-end 2 interface dat                        |
| AL51     | _                                  |                             | Р3                  | B-PD:nppukp            | Configurable I/O                                    |
|          | RFFE3_CLK                          | GPIO_138                    |                     | DO                     | RF front-end 3 interface clo                        |
| AK48     | _                                  |                             | Р3                  | B-PD:nppukp            | Configurable I/O                                    |
|          | RFFE3_DATA                         | GPIO_137                    |                     | В                      | RF front-end 3 interface dat                        |
| AK46     | _                                  |                             | Р3                  | B-PD:nppukp            | Configurable I/O                                    |
|          | RFFE4_CLK                          | GPIO_140                    |                     | DO                     | RF front-end 4 interface clo                        |
| AL47     | _                                  |                             | Р3                  | B-PD:nppukp            | Configurable I/O                                    |
| AM48     | RFFE4_DATA                         | GPIO_139                    | Р3                  | B<br>B-PD:nppukp       | RF front-end 4 interface dat                        |
|          | RFFE5_CLK                          | GPIO_142                    |                     | DO DO                  | RF front-end 5 interface clo                        |
| AM50     | MITEJ_CER                          |                             | Р3                  | B-PD:nppukp            | Configurable I/O                                    |
|          | RFFE5 DATA                         | GPIO_141                    |                     | В                      | RF front-end 5 interface dat                        |
| AL49     | _                                  |                             | Р3                  | B-PD:nppukp            | Configurable I/O                                    |



|       | Pad name and/or | Pad name        | Pad name Pad Characterstics <sup>3</sup> |             |                                |
|-------|-----------------|-----------------|------------------------------------------|-------------|--------------------------------|
| Pad # | function        | or alt function | Voltage                                  | Туре        | Functional description         |
|       | RFFE6_CLK       | GPIO_97         |                                          | DO          | RF front-end 6 interface clock |
| AR49  |                 |                 | Р3                                       | B-PD:nppukp | Configurable I/O               |
|       | RFFE6_DATA      | GPIO_98         |                                          | В           | RF front-end 6 interface data  |
| AP48  |                 |                 | Р3                                       | B-PD:nppukp | Configurable I/O               |
|       | RFFE7_CLK       | GPIO_99         |                                          | DO          | RF front-end 7 interface clock |
| AN49  |                 |                 | Р3                                       | B-PD:nppukp | Configurable I/O               |
|       | RFFE7_DATA      | GPIO_100        |                                          | В           | RF front-end 7 interface data  |
| AP46  |                 |                 | Р3                                       | B-PD:nppukp | Configurable I/O               |

- 1. For the APQ8096 device, the ET\_DAC interface is not needed. The pins must be terminated.
- 2. For the APQ8096 device, the RFFE function is not needed. The pins can be used as general-purpose GPIO.
- 3. See Table 7 for parameter and acronym definitions.

# **Table 16 Pin descriptions – chipset interface functions**

NOTE GPIO pins can support multiple functions. To assign GPIOs to particular functions (such as the options listed in the Table 16), designers must identify all their application's requirements and map each GPIO to its function – carefully avoiding conflicts in GPIO assignments. See Table 18 for a list of all supported functions for each GPIO.

|         | Pad name and/or function                       | Pad name        | Pad Chara | cteristics <sup>3</sup> |                             |  |  |  |  |
|---------|------------------------------------------------|-----------------|-----------|-------------------------|-----------------------------|--|--|--|--|
| Pad #   |                                                | or alt function |           | Туре                    | Pad #                       |  |  |  |  |
| General | General RF control (GRFC) signals <sup>2</sup> |                 |           |                         |                             |  |  |  |  |
| AR49    | GRFC_0                                         | GPIO_97         | Р3        | DO                      | Generic RF controller bit 0 |  |  |  |  |
|         |                                                |                 |           | B-PD:nppukp             | Configurable I/O            |  |  |  |  |
| AP48    | GRFC_1                                         | GPIO_98         | Р3        | DO                      | Generic RF controller bit 1 |  |  |  |  |
|         |                                                |                 |           | B-PD:nppukp             | Configurable I/O            |  |  |  |  |
| AN49    | GRFC_2                                         | GPIO_99         | Р3        | DO                      | Generic RF controller bit 2 |  |  |  |  |
|         |                                                |                 |           | B-PD:nppukp             | Configurable I/O            |  |  |  |  |
| AP46    | GRFC_3                                         | GPIO_100        | Р3        | DO                      | Generic RF controller bit 3 |  |  |  |  |
|         |                                                |                 |           | B-PD:nppukp             | Configurable I/O            |  |  |  |  |
| AT52    | GRFC_4                                         | GPIO_101        | Р3        | DO                      | Generic RF controller bit 4 |  |  |  |  |
|         |                                                |                 |           | B-PD:nppukp             | Configurable I/O            |  |  |  |  |
| AT50    | GRFC_5                                         | GPIO_102        | Р3        | DO                      | Generic RF controller bit 5 |  |  |  |  |
|         |                                                |                 |           | B-PD:nppukp             | Configurable I/O            |  |  |  |  |
| AT48    | GRFC_6                                         | GPIO_103        | Р3        | DO                      | Generic RF controller bit 6 |  |  |  |  |
|         |                                                |                 |           | B-PD:nppukp             | Configurable I/O            |  |  |  |  |
| AU51    | GRFC_7                                         | GPIO_104        | Р3        | DO                      | Generic RF controller bit 7 |  |  |  |  |
|         |                                                |                 |           | B-PD:nppukp             | Configurable I/O            |  |  |  |  |
| AV48    | GRFC_8                                         | GPIO_114        | Р3        | DO                      | Generic RF controller bit 8 |  |  |  |  |



|           | Pad name and/or function          | Pad name        | Pad Characteristics <sup>3</sup> |             |                              |
|-----------|-----------------------------------|-----------------|----------------------------------|-------------|------------------------------|
| Pad #     |                                   | or alt function | Voltage                          | Туре        | Pad #                        |
|           |                                   |                 |                                  | B-PD:nppukp | Configurable I/O             |
| AU49      | GRFC_9                            | GPIO_115        | Р3                               | DO          | Generic RF controller bit 9  |
|           |                                   |                 |                                  | B-PU:nppdkp | Configurable I/O             |
| AT46      | GRFC_10                           | GPIO_116        | Р3                               | DO          | Generic RF controller bit 10 |
|           |                                   |                 |                                  | B-PD:nppukp | Configurable I/O             |
| AY48      | GRFC_11                           | GPIO_127        | Р3                               | DO          | Generic RF controller bit 11 |
|           |                                   |                 |                                  | B-PD:nppukp | Configurable I/O             |
| AV46      | GRFC_12                           | GPIO_128        | Р3                               | DO          | Generic RF controller bit 12 |
|           |                                   |                 |                                  | B-PD:nppukp | Configurable I/O             |
| AV50      | GRFC_13                           | GPIO_129        | Р3                               | DO          | Generic RF controller bit 13 |
|           |                                   |                 |                                  | B-PD:nppukp | Configurable I/O             |
| AW51      | GRFC_14                           | GPIO_133        | Р3                               | DO          | Generic RF controller bit 14 |
|           |                                   |                 |                                  | B-PD:nppukp | Configurable I/O             |
| AY52      | GRFC_15                           | GPIO_136        | Р3                               | DO          | Generic RF controller bit 15 |
|           |                                   |                 |                                  | B-PD:nppukp | Configurable I/O             |
|           |                                   |                 |                                  |             |                              |
| RFFE into | erfaces                           |                 |                                  | •           |                              |
| _         | See Table 16 for RFFE interface d | etails.         |                                  |             |                              |
|           |                                   |                 |                                  |             |                              |
|           |                                   |                 |                                  |             |                              |

- 1. See Table 7 for parameter and acronym definitions.
- 2. For the APQ8096 device, the GRFC function is not needed. The pins can be used as general-purpose GPIO.

#### **Table 17 Pin descriptions – RF front-end functions**

NOTE GPIO pins can support multiple functions. To assign GPIOs to particular functions (such as the options listed in the Table 17), designers must identify all their application's requirements and map each GPIO to its function – carefully avoiding conflicts in GPIO assignments. See Table 18 for a list of all supported functions for each GPIO.

NOTE Handset designers must examine each of the external connection and programmed configuration of GPIO's, and take steps necessary to avoid excessive leakage current. Combinations of the following factors must be controlled properly:

- GPIO configuration
  - o Input vs. output
  - o Pull-up or pull-down
- External connections
  - o Unused inputs
  - o Connections to high-impedance (tri-state) outputs
  - o Connections to external devices that may not be attached



| Dod # | Dad name | Configurable function | Pad ch  | aracteristics 1 | Eunstional description                       |  |
|-------|----------|-----------------------|---------|-----------------|----------------------------------------------|--|
| Pad # | Pad name | Configurable function | Voltage | Туре            | Functional description                       |  |
| AM46  | GPIO_149 | RFFE1_CLK             | P3      | B-PD:nppukp     | Configurable I/O                             |  |
|       |          |                       |         | DO              | RF front-end 1 interface clock               |  |
| AN47  | GPIO_148 | RFFE1_DATA            | Р3      | B-PD:nppukp     | Configurable I/O                             |  |
|       |          |                       |         | В               | RF front-end 1 interface data                |  |
| AM52  | GPIO_147 | RFFE2_CLK             | Р3      | B-PD:nppukp     | Configurable I/O                             |  |
|       |          |                       |         | DO              | RF front-end 2 interface clock               |  |
| AL51  | GPIO_146 | RFFE2_DATA            | Р3      | B-PD:nppukp     | Configurable I/O                             |  |
|       |          |                       |         | В               | RF front-end 2 interface data                |  |
| AP50  | GPIO_145 | LTE_COEX_RX           | Р3      | B-PD:nppukp     | Configurable I/O                             |  |
|       |          |                       |         | DI              | UART Rx for LTE-WLAN coexistence             |  |
| AR45  | GPIO_144 | LTE_COEX_TX           | Р3      | B-PD:nppukp     | Configurable I/O                             |  |
|       |          |                       |         | DO              | UART Tx for LTE-WLAN coexistence             |  |
| AN51  | GPIO_143 | GNSS_TX_AGRESSOR      | P3      | B-PD:nppukp     | Configurable I/O                             |  |
|       |          |                       |         | DI              | Tx level may degrade GNSS receiver           |  |
| AM50  | GPIO_142 | RFFE5_CLK             | Р3      | B-PD:nppukp     | Configurable I/O                             |  |
|       |          |                       |         | DO              | RF front-end 5 interface clock               |  |
| AL49  | GPIO_141 | RFFE5_DATA            | Р3      | B-PD:nppukp     | Configurable I/O                             |  |
|       |          |                       |         | В               | RF front-end 5 interface data                |  |
| AL47  | GPIO_140 | RFFE4_CLK             | Р3      | B-PD:nppukp     | Configurable I/O                             |  |
|       |          |                       |         | DO              | RF front-end 4 interface clock               |  |
| AM48  | GPIO_139 | RFFE4_DATA            | P3      | B-PD:nppukp     | Configurable I/O                             |  |
|       |          |                       |         | В               | RF front-end 4 interface data                |  |
| AK48  | GPIO_138 | RFFE3_CLK             | P3      | B-PD:nppukp     | Configurable I/O                             |  |
|       |          |                       |         | DO              | RF front-end 3 interface clock               |  |
| AK46  | GPIO_137 | RFFE3_DATA            | Р3      | B-PD:nppukp     | Configurable I/O                             |  |
|       |          |                       |         | В               | RF front-end 3 interface data                |  |
| AY52  | GPIO_136 | GRFC_15               | Р3      | B-PD:nppukp     | Configurable I/O                             |  |
|       |          |                       |         | DO              | Generic RF controller bit 15                 |  |
| AW49  | GPIO_135 | GSM_TX_PHASE_D1       | P3      | B-PD:nppukp     | Configurable I/O                             |  |
|       |          |                       |         | DO              | GSM transmit phase adjust data bit 1 for WTR |  |
| AW47  | GPIO_134 | GSM_TX_PHASE_D0       | Р3      | B-PD:nppukp     | Configurable I/O                             |  |
|       |          |                       |         | DO              | GSM transmit phase adjust data bit 0 for WTR |  |
| AW51  | GPIO_133 | GRFC_14               | P3      | B-PD:nppukp     | Configurable I/O                             |  |
|       |          |                       |         | DO              | Generic RF controller bit 14                 |  |
| В2    | GPIO_132 | -                     | Р3      | B-PD:nppukp     | Configurable I/O                             |  |



| Death  | Dod news | Pad characteristics <sup>1</sup> |         | aracteristics 1   | Franchicus describitos                                |
|--------|----------|----------------------------------|---------|-------------------|-------------------------------------------------------|
| Pad #  | Pad name | Configurable function            | Voltage | Туре              | Functional description                                |
| B4     | GPIO_131 | PCIE1_CLKREQ_N                   | Р3      | B-PU:nppdkp       | Configurable I/O                                      |
|        |          |                                  |         | DI                | PCIe 1 clock request                                  |
|        |          |                                  |         |                   |                                                       |
| C3     | GPIO_130 | PCIE1_RST_N                      | Р3      | B-PD:nppukp       | Configurable I/O                                      |
|        |          |                                  |         | DO                | PCle 1 reset                                          |
| AV50   | GPIO_129 | GRFC_13                          | Р3      | B-PD:nppukp       | Configurable I/O                                      |
|        |          |                                  |         | DO                | Generic RF controller bit 13                          |
| AV46   | GPIO_128 | GRFC_12                          | P3      | B-PD:nppukp       | Configurable I/O                                      |
|        |          | CDEC 11                          |         | DO                | Generic RF controller bit 12                          |
| AY48   | GPIO_127 | GRFC_11                          | P3      | B-PD:nppukp<br>DO | Configurable I/O Generic RF controller bit 11         |
| AR47   | GPIO_126 |                                  | P3      | B-PD:nppukp       |                                                       |
| BF44   | GPIO_126 |                                  | P3      | B-PD:nppukp       |                                                       |
| BF48   | GPIO_123 |                                  | P3      | B-PD:nppukp       |                                                       |
| BG43   | GPIO_124 | _                                | P3      | B-PD:nppukp       |                                                       |
| BF42   | GPIO_123 | _                                | P3      | B-PD:nppukp       | Configurable I/O                                      |
| BA47   | GPIO_122 | _                                | P3      | B-PD:nppukp       | •                                                     |
| AU47   | GPIO 120 | _                                | P3      | B-PD:nppukp       |                                                       |
| AR51   | GPIO_119 | _                                | P3      | B-PD:nppukp       |                                                       |
| BG41   | GPIO 118 | _                                | Р3      | B-PD:nppukp       |                                                       |
| BC49   | GPIO 117 | _                                | P3      | B-PD:nppukp       | Configurable I/O                                      |
| AT46   | GPIO_116 | PA INDICATOR                     | P3      | B-PD:nppukp       | Configurable I/O                                      |
|        |          | GRFC_10                          |         | DO                | PA transmit indicator<br>Generic RF controller bit 10 |
| AU49   | GPIO 115 | GRFC 9                           | P3      | B-PU:nppdkp       | Configurable I/O                                      |
| 710 15 | 00_110   | PCIE2_CLKREQ_N                   |         | DO                | Generic RF controller bit 9                           |
|        |          |                                  |         | DI                | PCIe 2 clock request                                  |
| AV48   | GPIO_114 | GRFC_8                           | P3      | B-PD:nppukp       | Configurable I/O                                      |
|        | _        | PCIE2_RST_N                      |         | DO                | Generic RF controller bit 8                           |
|        |          |                                  |         | DO                | PCIe 2 reset                                          |
| G27    | GPIO_113 | UIM_BATT_ALARM                   | P3      | B-PD:nppukp       | Configurable I/O                                      |
|        |          | GP_CLK1                          |         | DI                | UIM battery                                           |
|        |          |                                  |         | DO                | alarm General-                                        |
|        |          |                                  |         |                   | purpose clock 1                                       |
| E25    | GPIO_112 | UIM1_PRESENT                     | P3      | B-PD:nppukp       | Configurable I/O                                      |
|        |          | GP_CLK0                          |         | DI                | UIM1 presence detection                               |
|        |          |                                  |         | DO                | General-purpose clock 0                               |
| F26    | GPIO_111 | UIM1_RESET                       | P5      | BH-PD:nppukp      | Configurable I/O                                      |
|        |          |                                  |         | DO                | UIM1 reset (dual-voltage)                             |
| E23    | GPIO_110 | UIM1_CLK                         | P5      | BH-PD:nppukp      | Configurable I/O                                      |



| Pad # | Pad name | Configurable function   | Pad characteristics 1 |              |                                 |
|-------|----------|-------------------------|-----------------------|--------------|---------------------------------|
|       |          |                         | Voltage               | Туре         | Functional description          |
|       |          |                         |                       | DO           | UIM1 clock (dual-voltage)       |
| D24   | GPIO_109 | UIM1_DATA               | P5                    | BH-PD:nppukp | Configurable I/O                |
|       |          |                         |                       | В            | UIM1 data (dual-voltage)        |
| C25   | GPIO_108 | UIM2_PRESENT            | Р3                    | B-PD:nppukp  | Configurable I/O                |
|       |          |                         |                       | DI           | UIM2 presence detection         |
| A25   | GPIO_107 | UIM2_RESET              | Р6                    | BH-PD:nppukp | Configurable I/O                |
|       |          |                         |                       | DO           | UIM2 reset (dual-voltage)       |
| B24   | GPIO_106 | UIM2_CLK                | P6                    | BH-PD:nppukp | Configurable I/O                |
|       |          |                         |                       | DO           | UIM2 clock (dual-voltage)       |
| C23   | GPIO_105 | UIM2_DATA               | P6                    | BH-PD:nppukp | Configurable I/O                |
|       |          | 0050 7                  |                       | В            | UIM2 data (dual-voltage)        |
| AU51  | GPIO_104 | GRFC_7                  | Р3                    | B-PD:nppukp  | Configurable I/O                |
|       |          | CDEC C                  |                       | DO           | Generic RF controller bit 7     |
| AT48  | GPIO_103 | GRFC_6 BLSP11 I2C SCL B | Р3                    | B-PD:nppukp  | Configurable I/O                |
|       |          | BLSF11_12C_3CL_B        |                       | DO           | Generic RF controller bit 6     |
|       |          |                         |                       | В            | BLSP11_I2C_SCL_B (copy)         |
| AT50  | GPIO_102 | GRFC_5                  | Р3                    | B-PD:nppukp  | Configurable I/O                |
|       |          | BLSP11_I2C_SDA_B        |                       | DO           | Generic RF controller bit 5     |
|       |          |                         |                       | В            | BLSP11_I2C_SDA_B (copy)         |
| AT52  | GPIO_101 | GRFC_4                  | Р3                    | B-PD:nppukp  | Configurable I/O                |
|       |          | BLSP11_UART_RX_B        |                       | DO           | Generic RF controller bit 4     |
|       |          | QDSS_CTI_TRIG_IN_D      |                       | DI           | BLSP11_UART_RX_B                |
|       |          |                         |                       | DI           | (copy) QDSS trigger             |
|       |          |                         |                       |              | input D                         |
| AP46  | GPIO_100 | GRFC_3                  | Р3                    | B-PD:nppukp  | Configura                       |
|       |          | RFFE7_DATA              |                       | DO           | ble I/O                         |
|       |          | BLSP11_UART_TX_B        |                       | В            | Generic RF                      |
|       |          | QDSS_CTI_TRIG_OUT_D     |                       | DO           | controller bit 3                |
|       |          |                         |                       | DO           | RF front-end 7                  |
|       |          |                         |                       |              | interface data                  |
|       |          |                         |                       |              | BLSP11_UART_TX_B                |
|       |          |                         |                       |              | (copy) QDSS trigger             |
|       |          |                         |                       |              | output D                        |
| AN49  | GPIO_99  | GRFC_2                  | Р3                    | B-PD:nppukp  | Configurable I/O                |
|       |          | RFFE7_CLK               |                       | DO           | Generic RF controller bit 7     |
|       |          |                         |                       | DO           | RF front-end 7 interface clock  |
| AP48  | GPIO 98  | GRFC_1                  | Р3                    | B-PD:nppukp  | Configurable I/O                |
|       |          | RFFE6_DATA              |                       | DO           | Generic RF controller bit 1     |
|       |          | MDP_VSYNC_S_B           |                       | B DI         | RF front-end 6 interface data   |
|       |          |                         |                       |              | MDP vertical sync – secondary B |
|       |          |                         |                       |              |                                 |



| - "   | Pad name | Configurable function                        | Pad characteristics <sup>1</sup> |                               |                                                                                                                          |
|-------|----------|----------------------------------------------|----------------------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------|
| Pad # |          |                                              | Voltage                          | Туре                          | Functional description                                                                                                   |
| AR49  | GPIO_97  | GRFC_0<br>RFFE6_CLK<br>MDP_VSYNC_P_B         | Р3                               | B-PD:nppukp<br>DO<br>DO<br>DI | Configurable I/O Generic RF controller bit 0 RF front-end 6 interface clock MDP vertical sync – primary B                |
| Y2    | GPIO_96  | TSIF2_SYNC<br>SDC4_DATA_0                    | P3                               | B-PD:nppukp<br>DI B           | Configurable I/O Transport stream interface 2 sync Secure digital controller 4 data bit 0                                |
| W5    | GPIO_95  | TSIF2_DATA SDC4_DATA_1 GP_PDM_0A             | P3                               | B-PD:nppukp<br>DI B<br>DO     | Configurable I/O Transport stream interface 2 data Secure digital controller 4 data bit 1 General-purpose PDM output 0 A |
| R5    | GPIO_94  | TSIF2_EN SDC4_DATA_2 QDSS_TRCTL_B            | P3                               | B-PD:nppukp<br>DI B<br>DO     | Configurable I/O Transport stream interface 2 enable Secure digital controller 4 data bit 2 QDSS trace control B         |
| U5    | GPIO_93  | TSIF2_CLK SDC4_CLK<br>QDSS_TRDATA_0B         | P3                               | B-PD:nppukp<br>DI<br>DO<br>DO | Configurable I/O Transport stream interface 2 clock Secure digital controller 4 clock QDSS trace data bit 0 B            |
| Y4    | GPIO_92  | TSIF2_ERROR<br>SDC4_DATA_3<br>QDSS_TRDATA_1B | P3                               | B-PD:nppukp<br>DI B<br>DO     | Configurable I/O Transport stream interface 2 error Secure digital controller 4 data bit 3 QDSS trace data bit 1 B       |
| V6    | GPIO_91  | TSIF1_DATA SDC4_CMD QDSS_TRCLK_B             | P3                               | B-PD:nppukp<br>DI B<br>DO     | Configurable I/O Transport stream interface 1 data Secure digital controller 4 command QDSS trace clock B                |
| W3    | GPIO_90  | TSIF1_EN BLSP1_SPI_CS1_N QDSS_TRDATA_13A     | P3                               | B-PD:nppukp<br>DI DO-<br>Z DO | Configurable I/O Transport stream interface 1 enable Chip select 1 for SPI on BLSP #1 QDSS trace data bit 13 A           |
| Т6    | GPIO_89  | TSIF1_CLK<br>QDSS_TRDATA_12A                 | P3                               | B-PD:nppukp<br>DI<br>DO       | Configurable I/O Transport stream interface 1 clock QDSS trace data bit 12 A                                             |
| BJ49  | GPIO_88  | BLSP12_0<br>BLSP10_SPI_CS3_N                 | P3                               | B-PD:nppukp<br>B DO-<br>Z     | Configurable I/O BLSP #12 bit 0; SPI, UART, or I2C Chip select 3 for SPI on BLSP #10                                     |



| D1 #  | Pad name | Configurable function                             | Pad characteristics <sup>1</sup> |                               | For all and the second states                                                                                                                    |
|-------|----------|---------------------------------------------------|----------------------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| Pad # |          |                                                   | Voltage                          | Туре                          | Functional description                                                                                                                           |
| BH48  | GPIO_87  | BLSP12_1<br>QDSS_TRDATA_11A                       | Р3                               | B-PD:nppukp<br>B<br>DO        | Configurable I/O<br>BLSP #12, bit 1; SPI, UART,<br>or I2C QDSS trace data bit<br>11 A                                                            |
| BG47  | GPIO_86  | BLSP12_2<br>GP_PDM_1A<br>QDSS_TRDATA_10A          | P3                               | B-PD:nppukp<br>B<br>DO<br>DO  | Configurable I/O BLSP #12, bit 2; SPI, UART, or UIM General-purpose PDM 1 A output QDSS trace data bit 10 A                                      |
| BG49  | GPIO_85  | BLSP12_3<br>QDSS_TRDATA_9A                        | Р3                               | B-PD:nppukp<br>B<br>DO        | Configurable I/O BLSP #12, bit 3; SPI, UART, or UIM QDSS trace data bit 9 A                                                                      |
| B8    | GPIO_84  | BLSP5_0                                           | Р3                               | B-PD:nppukp<br>B              | Configurable I/O<br>BLSP #5, bit 0; SPI, UART, or I2C                                                                                            |
| А9    | GPIO_83  | BLSP5_1<br>MI2S_2_D1<br>PCM2_DOUT                 | P3                               | B-PD:nppukp<br>B B<br>B       | Configurable I/O BLSP #5, bit 1; SPI, UART, or I2C MI2S #2 serial data channel 1 Audio PCM data output (port 2)                                  |
| C7    | GPIO_82  | BLSP5_2<br>MI2S_2_D0<br>PCM2_DIN<br>GCC_GP_CLK_3B | Р3                               | B-PD:nppukp<br>B B<br>B<br>DO | Configurable I/O BLSP #5, bit 2; SPI, UART, or UIM MI2S #2 serial data channel 0 Audio PCM data input (port 2) Global general- purpose clock 3 B |
| D8    | GPIO_81  | BLSP5_3 MI2S_2_WS PCM2_SYNC GCC_GP_CLK_2B         | Р3                               | B-PD:nppukp<br>B B<br>B<br>DO | Configurable I/O BLSP #5, bit 3; SPI, UART, or UIM MI2S #2 word select (L/R) Audio PCM sync (port 2) Global general-purpose clock 2 B            |
| E5    | GPIO_80  | MI2S_2_SCK<br>PCM2_CLK                            | P3                               | B-PD:nppukp<br>B B            | Configura ble I/O MI2S #2 bit clock Audio PCM clock (port 2)                                                                                     |
| E11   | GPIO_79  | MI2S_2_MCLK<br>GP_PDM_2A                          | P3                               | B-PD:nppukp<br>DO             | Configurable I/O MI2S #2 master clock                                                                                                            |



| D1#        | Pad name | Configurable function                    | Pad characteristics 1 |                          | F                                                                                                               |
|------------|----------|------------------------------------------|-----------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------|
| Pad #      |          |                                          | Voltage               | Туре                     | Functional description                                                                                          |
|            |          |                                          |                       | DO                       | General-purpose PDM 2 A output                                                                                  |
| F10        | GPIO_78  | MI2S_3_D1 PCM3_DOUT GCC_GP_CLK_1B        | P3                    | B-PD:nppukp<br>B B<br>DO | Configurable I/O MI2S #3 serial data channel 1 Audio PCM data output (port 3) Global general- purpose clock 1 B |
| C13        | GPIO_77  | MI2S_3_D0<br>PCM3_DIN<br>QDSS_TRDATA_8A  | P3                    | B-PD:nppukp<br>B B<br>DO | Configurable I/O MI2S #3 serial data channel 0 Audio PCM data input (port 3) QDSS trace data bit 8 A            |
| G11        | GPIO_76  | MI2S_3_WS<br>PCM3_SYNC<br>QDSS_TRDATA_7A | P3                    | B-PD:nppukp<br>B B<br>DO | Configurable I/O MI2S #3 word select (L/R) Audio PCM sync (port 3) QDSS trace data bit 7 A                      |
| <b>G</b> 9 | GPIO_75  | MI2S_3_SCK PCM3_CLK QDSS_TRDATA_6A       | P3                    | B-PD:nppukp<br>B B<br>DO | Configura ble I/O MI2S #3 bit clock Audio PCM clock (port 3) QDSS trace data bit 6 A                            |
| E7         | GPIO_74  | MI2S_3_MCLK<br>QDSS_TRDATA_5A            | P3                    | B-PD:nppukp<br>DO<br>DO  | Configurable I/O MI2S #3 master clock QDSS trace data bit 5 A                                                   |
| E9         | GPIO_73  | _                                        | Р3                    | B-PD:nppukp              | Configurable I/O                                                                                                |
| E13        | GPIO_72  | LPASS_SLIMBUS_DATA1<br>SPKR_I2S_WS       | P3                    | B-PD:nppukp<br>DO<br>B   | Configurable I/O Low-power audio SLIMbus data 1 Speaker I2S word select (L/R)                                   |
| D12        | GPIO_71  | LPASS_SLIMBUS_DATA0 SPKR_I2S_DOUT        | P3                    | B-PD:nppukp<br>DO<br>DO  | Configurable I/O<br>Low-power audio SLIMbus data 0<br>Speaker I2S data output                                   |
| D14        | GPIO_70  | LPASS_SLIMBUS_CLK SPKR_I2S_SCK           | P3                    | B-PD:nppukp<br>DO<br>B   | Configurable I/O<br>Low-power audio SLIMbus clock<br>Speaker I2S bit clock                                      |
| F8         | GPIO_69  | SPKR_I2S_MCLK<br>AUDIO_REF_CLK           | P3                    | B-PD:nppukp<br>DO<br>DI  | Configurable I/O<br>Speaker I2S master clock<br>Audio reference clock                                           |



| 5.1"  |          |                                                     | Pad ch  | aracteristics <sup>1</sup>    |                                                                                                                                                                          |
|-------|----------|-----------------------------------------------------|---------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pad # | Pad name | Configurable function                               | Voltage | Туре                          | Functional description                                                                                                                                                   |
| B10   | GPIO_68  | BLSP4_0<br>MI2S_1_D1<br>PCM1_DOUT                   | Р3      | B-PD:nppukp<br>BB<br>B        | BLSP #4, bit 0; SPI, UART,<br>or I2C MI2S #1 serial<br>data channel 1                                                                                                    |
| C9    | GPIO_67  | BLSP4_1<br>MI2S_1_D0<br>PCM1_DIN<br>QDSS_TRDATA_4A  | P3      | B-PD:nppukp<br>BB<br>B<br>DO  | Audio PCM data output (port 1)  Configurable I/O  BLSP #4, bit 1; SPI, UART, or I2C MI2S #1 serial data channel 0  Audio PCM data input (port 1) QDSS trace data bit 4 A |
| D10   | GPIO_66  | BLSP4_2<br>MI2S_1_WS<br>PCM1_SYNC<br>QDSS_TRDATA_3A | P3      | B-PD:nppukp<br>B B<br>B<br>D0 | Configurable I/O BLSP #4, bit 2; SPI, UART, or UIM MI2S #1 word select (L/R) Audio PCM sync (port 1) QDSS trace data bit 3 A                                             |
| C11   | GPIO_65  | BLSP4_3<br>MI2S_1_SCK<br>PCM1_CLK<br>QDSS_TRDATA_2A | P3      | B-PD:nppukp<br>B B<br>B<br>DO | Configurable I/O BLSP #4, bit 3; SPI, UART, or UIM MI2S #1 bit clock Audio PCM clock (port 1) QDSS trace data bit 2 A                                                    |
| D6    | GPIO_64  | MI2S_1_MCLK QDSS_TRDATA_1A                          | P3      | B-PD:nppukp<br>DO<br>DO       | Configurable I/O<br>MI2S #1 master clock<br>QDSS trace data bit 1 A                                                                                                      |
| AH46  | GPIO_63  | MI2S_4_D3<br>GP_PDM_2B<br>QDSS_TRDATA_0A            | P3      | B-PD:nppukp<br>B<br>DO<br>DO  | Configurable I/O MI2S #4 serial data channel 3 General-purpose PDM output 2 B QDSS trace data bit 0 A                                                                    |
| AJ47  | GPIO_62  | MI2S_4_D2                                           | Р3      | B-PD:nppukp<br>B              | Configurable I/O<br>MI2S #4 serial data channel 2                                                                                                                        |
| AH50  | GPIO_61  | BLSP11_0<br>MI2S_4_D1<br>PCM4_DOUT<br>UIM4_PRESENT  | P3      | B-PD:nppukp<br>B B<br>B DI    | Configurable I/O BLSP #11, bit 0; SPI, UART, or I2C MI2S #4 serial data channel 1 Audio PCM data                                                                         |



| Dod # | Dod nome | Configurable function | Pad ch  | aracteristics <sup>1</sup> | Franctional description           |
|-------|----------|-----------------------|---------|----------------------------|-----------------------------------|
| Pad # | Pad name | Configurable function | Voltage | Туре                       | Functional description            |
|       |          |                       |         |                            | output (port 4) UIM4              |
|       |          |                       |         |                            | presence detection                |
| AH48  | GPIO_60  | BLSP11_1              | Р3      | B-PD:nppukp                | Configurable I/O                  |
|       |          | MI2S_4_D0             |         | ВВ                         | BLSP #11, bit 1; SPI, UART,       |
|       |          | PCM4_DIN              |         | В                          | or I2C MI2S #4 serial data        |
|       |          | UIM4_RESET            |         | DO                         | channel 0                         |
|       |          |                       |         |                            | Audio PCM data                    |
|       |          |                       |         |                            | input (port 4) UIM4               |
|       |          |                       |         |                            | reset                             |
| AJ49  | GPIO_59  | BLSP11_2              | Р3      | B-PD:nppukp                | Configurable I/O                  |
|       |          | MI2S_4_WS             |         | ВВ                         | BLSP #11, bit 2; SPI, UART,       |
|       |          | PCM4_SYNC             |         | В                          | or UIM MI2S #4 word               |
|       |          | UIM4_CLK              |         | DO                         | select (L/R)                      |
|       |          | GCC_GP_CLK_3A         |         | DO                         | Audio PCM sync                    |
|       |          |                       |         |                            | (port 4) UIM4                     |
|       |          |                       |         |                            | clock                             |
|       |          |                       |         |                            | Global general-purpose clock 3 A  |
| AJ51  | GPIO_58  | BLSP11_3              | Р3      | B-PD:nppukp                | Configurable I/O                  |
|       | _        | MI2S_4_SCK PCM4_CLK   |         | ВВ                         | BLSP #11, bit 3; SPI, UART,       |
|       |          | UIM4_DATA             |         | ВВ                         | or UIM MI2S #4 bit clock          |
|       |          | GCC_GP_CLK_2A         |         | DO                         | Audio PCM clock                   |
|       |          | QDSS_TRDATA_15B       |         | DO                         | (port 4) UIM4                     |
|       |          |                       |         |                            | data                              |
|       |          |                       |         |                            | Global general-purpose            |
|       |          |                       |         |                            | clock 2 A QDSS trace              |
|       |          |                       |         |                            | data bit 15 B                     |
| AK50  | GPIO 57  | MI2S_4_MCLK           | P3      | B-PD:nppukp                | Configurable I/O                  |
|       |          | GCC_GP_CLK_1A         |         | DO                         | MI2S #4 master clock              |
|       |          | QDSS TRDATA 14B       |         | DO                         | Global general-purpose            |
|       |          |                       |         | DO                         | clock 1 A QDSS trace              |
|       |          |                       |         |                            | data bit 14 B                     |
| BD46  | GPIO 56  | BLSP7_0               | P3      | B-PD:nppukp                | Configurable I/O                  |
|       | 3        | _                     |         | В                          | BLSP #7, bit 0; SPI, UART, or I2C |
| BD48  | GPIO_55  | BLSP7_1               | Р3      | B-PD:nppukp                | Configurable I/O                  |
|       |          |                       |         | В                          | BLSP #7, bit 1; SPI, UART, or I2C |
| BC47  | GPIO_54  | BLSP7_2               | Р3      | B-PD:nppukp                | Configurable I/O                  |
|       |          | GP_PDM_0B             |         | В                          | BLSP #7, bit 2; SPI, UART,        |
|       |          | QDSS_TRDATA_15A       |         | DO                         | or UIM General-purpose            |
|       |          |                       |         | DO                         | PDM output 0 B QDSS               |
|       |          |                       |         |                            | trace data bit 15 A               |
| BE47  | GPIO_53  | BLSP7_3               | P3      | B-PD:nppukp                | Configurable I/O                  |



| D-4#  | Dad sassa | Camfiannahla from ati an | Pad ch  | aracteristics 1  | Franchicus I description                              |  |
|-------|-----------|--------------------------|---------|------------------|-------------------------------------------------------|--|
| Pad # | Pad name  | Configurable function    | Voltage | Туре             | Functional description                                |  |
|       |           | QDSS_TRDATA_14A          |         | В                | BLSP #7, bit 3; SPI, UART,                            |  |
|       |           |                          |         | DO               | or UIM QDSS trace data                                |  |
|       |           |                          |         |                  | bit 14 A                                              |  |
| BD50  | GPIO_52   | BLSP9_0                  | Р3      | B-PD:nppukp      | Configurable I/O                                      |  |
|       |           | UIM3_PRESENT             |         | B DI             | BLSP #9, bit 0; SPI, UART,                            |  |
|       |           | BLSP10_SPI_CS2A_N        |         | DO-Z             | or I2C UIM3 presence                                  |  |
|       |           |                          |         |                  | detection                                             |  |
|       |           |                          |         |                  | Chip select 2A for SPI on BLSP #10                    |  |
| BD52  | GPIO_51   | BLSP9_1                  | Р3      | B-PD:nppukp      | Configurable I/O                                      |  |
|       |           | UIM3_RESET               |         | B DO             | BLSP #9, bit 1; SPI, UART,                            |  |
|       |           | BLSP10_SPI_CS1A_N        |         | DO-Z             | or I2C UIM3 reset                                     |  |
|       |           |                          |         |                  | Chip select 1A for SPI on BLSP #10                    |  |
| BE51  | GPIO_50   | BLSP9_2                  | Р3      | B-PD:nppukp      | Configurable I/O                                      |  |
|       |           | UIM3_CLK                 |         | B DO             | BLSP #9, bit 2; SPI, UART,                            |  |
|       |           | BLSP10_SPI_CS2B_N        |         | DO-Z             | or UIM UIM3 clock                                     |  |
|       |           |                          |         |                  | Chip select 2B for SPI on BLSP #10                    |  |
| BE49  | GPIO_49   | BLSP9_3                  | Р3      | B-PD:nppukp      | Configurable I/O                                      |  |
|       |           | UIM3_DATA                |         | ВВ               | BLSP #9, bit 3; SPI, UART,                            |  |
|       |           | BLSP10_SPI_CS1B_N        |         | DO-Z             | or UIM UIM3 data                                      |  |
|       |           |                          |         |                  | Chip select 1B for SPI on BLSP #10                    |  |
| L7    | GPIO_48   | BLSP3_0                  | Р3      | B-PD:nppukp      | Configurable I/O                                      |  |
|       |           |                          |         | В                | BLSP #3, bit 0; SPI, UART, or I2C                     |  |
| К6    | GPIO_47   | BLSP3_1                  | Р3      | B-PD:nppukp      | Configurable I/O                                      |  |
|       |           | DI CDO O                 |         | В                | BLSP #3, bit 1; SPI, UART, or I2C                     |  |
| J7    | GPIO_46   | BLSP3_2                  | Р3      | B-PD:nppukp      | Configurable I/O                                      |  |
|       |           | DICD2 2                  |         | В                | BLSP #3, bit 2; SPI, UART, or UIM                     |  |
| J5    | GPIO_45   | BLSP3_3                  | Р3      | B-PD:nppukp      | Configurable I/O                                      |  |
| 114   | CDIO 44   | BLSP2_0                  | D2      | В                | BLSP #3, bit 3; SPI, UART, or UIM                     |  |
| H4    | GPIO_44   | DL31 2_0                 | P3      | B-PD:nppukp<br>B | Configurable I/O<br>BLSP #2, bit 0; SPI, UART, or I2C |  |
| G3    | GPIO 43   | BLSP2 1                  | P3      |                  | Configurable I/O                                      |  |
| G5    | GPIO_45   | 5231 2_1                 | P3      | B-PD:nppukp<br>B | BLSP #2, bit 1; SPI, UART, or I2C                     |  |
| F2    | GPIO_42   | BLSP2_2                  | P3      | B-PD:nppukp      | Configurable I/O                                      |  |
| 12    | GF10_42   | QDSS_CTI_TRIG_IN_C       | 13      | B DI             | BLSP #2, bit 2; SPI, UART,                            |  |
|       |           |                          |         | 551              | or UIM QDSS trigger                                   |  |
|       |           |                          |         |                  | input C                                               |  |
| E /   | CDIO 41   | BLSP2_3                  | D2      | D DDipposides    | •                                                     |  |
| F4    | GPIO_41   | QDSS_CTI_TRIG_OUT_C      | P3      | B-PD:nppukp<br>B | Configurable I/O<br>BLSP #2, bit 3; SPI, UART,        |  |
|       |           |                          |         | DO               | or UIM QDSS trigger                                   |  |
|       |           |                          |         | DO               |                                                       |  |
|       |           | CD WIDITE DESTECT        |         |                  | output C                                              |  |
| AA1   | GPIO_40   | SD_WRITE_PROTECT         | P3      | B-PD:nppukp      | Configurable I/O                                      |  |



|        |          | - 6 11 6 11           | Pad ch  | aracteristics <sup>1</sup> |                                      |
|--------|----------|-----------------------|---------|----------------------------|--------------------------------------|
| Pad #  | Pad name | Configurable function | Voltage | Туре                       | Functional description               |
|        |          | TSIF1_ERROR           |         | DI                         | Secure digital card write protection |
|        |          |                       |         | DI                         | Transport stream interface 1 error   |
| AB2    | GPIO_39  | TSIF1_SYNC            | P3      | B-PD:nppukp                | Configurable I/O                     |
|        | _        |                       |         | DI                         | Transport stream interface 1 sync    |
| BJ47   | GPIO_38  | -                     | Р3      | B-PD:nppukp                | Configurable I/O                     |
| E1     | GPIO_37  | -                     | Р3      | B-PD:nppukp                | Configurable I/O                     |
| D2     | GPIO_36  | PCIEO_CLKREQ_N        | Р3      | B-PU:nppukp                | Configurable                         |
|        |          |                       |         | DI                         | I/O PCIe 0                           |
|        |          |                       |         |                            | clock request                        |
| E3     | GPIO_35  | PCIEO_RST_N           | Р3      | B-PD:nppukp                | Configura                            |
|        |          |                       |         | DO                         | ble I/O                              |
|        |          |                       |         |                            | PCIe 0                               |
|        |          |                       |         |                            | reset                                |
| BG45   | GPIO_34  | HDMI_HOT_PLUG_DET     | P3      | B-PD:nppukp                | Configurable                         |
|        |          |                       |         | DI                         | I/O HDMI hot                         |
|        |          |                       |         |                            | plug detect                          |
| BH42   | GPIO_33  | HDMI_DDC_DATA         | P3      | B-PU:nppdkp                | Configurable I/O                     |
| DI 142 | GFIO_33  |                       | F3      | в-голірракр<br>В           | HDMI display data channel – data     |
| BH44   | GPIO_32  | HDMI_DDC_CLK          | P3      | B-PU:nppdkp                | Configurable I/O                     |
| БПТТ   | 0110_32  |                       | 13      | В                          | HDMI display data channel – clock    |
| BH46   | GPIO_31  | HDMI_CEC              | Р3      | B-PU:nppdkp                | Configurable I/O                     |
|        |          |                       |         | В                          | HDMI consumer electronics control    |
| M4     | GPIO_30  | HDMI_RCV_DET          | P3      | B-PD:nppukp                | Configurable I/O                     |
|        | _        | BLSP2_SPI_CS3_N       |         | DO                         | HDMI receive detection               |
|        |          |                       |         | DO-Z                       | Chip select 3 for SPI on BLSP #2     |
| BG3    | GPIO_29  | GP_MN                 | Р3      | B-PD:nppukp                | Configurable I/O                     |
|        |          | BLSP2_SPI_CS2_N       |         | DO                         | General-purpose M/N:D counter output |
|        |          | QDSS_TRDATA_13B       |         | DO-Z                       | Chip select 2 for SPI on BLSP #2     |
|        |          |                       |         | DO                         | QDSS trace data bit 13 B             |
| B6     | GPIO 28  | BLSP6_0               | P3      | B-PD:nppukp                | Configurable I/O                     |
|        |          | BLSP1_SPI_CS2B_N      |         | B DO-                      | BLSP #6, bit 0; SPI, UART,           |
|        |          | QDSS_TRCLK_A          |         | Z DO                       | or I2C Chip select 2B for            |
|        |          |                       |         |                            | SPI on BLSP #1                       |
|        |          |                       |         |                            | QDSS trace clock A                   |
| C5     | GPIO_27  | BLSP6_1               | P3      | B-PD:nppukp                | Configurable I/O                     |
|        |          | BLSP1_SPI_CS3A_N      |         | B DO-                      | BLSP #6, bit 1; SPI, UART,           |
|        |          | QDSS_TRCTL_A          |         | Z DO                       | or I2C Chip select 3A for            |
|        |          |                       |         |                            | SPI on BLSP #1                       |
|        |          |                       |         |                            | QDSS trace control A                 |
| D4     | GPIO_26  | BLSP6_2               | Р3      | B-PD:nppukp                | Configurable I/O                     |
|        |          | CCI_ASYNC0            |         |                            |                                      |



|       |          | - 6 11 6 11           | Pad ch  | aracteristics <sup>1</sup> |                                                            |
|-------|----------|-----------------------|---------|----------------------------|------------------------------------------------------------|
| Pad # | Pad name | Configurable function | Voltage | Туре                       | Functional description                                     |
|       |          | QDSS_TRDATA_12B       |         | B DI                       | BLSP #6, bit 2; SPI, UART,                                 |
|       |          |                       |         | DO                         | or UIM Camera control                                      |
|       |          |                       |         |                            | interface async 0                                          |
|       |          |                       |         |                            | QDSS trace data bit 12 B                                   |
| F6    | GPIO_25  | BLSP6_3               | Р3      | B-PD:nppukp                | Configurable I/O                                           |
|       |          | CCI_TIMER4            |         | В                          | BLSP #6, bit 3; SPI, UART,                                 |
|       |          | CCI_ASYNC2            |         | DO                         | or UIM Camera control                                      |
|       |          | BLSP2_SPI_CS1_N       |         | DI                         | interface timer 4                                          |
|       |          | QDSS_CTI_TRIG_OUT_A   |         | DO-Z                       | Camera control interface async 2                           |
|       |          |                       |         | DO                         | Chip select 1 for SPI on BLSP #2                           |
|       |          |                       |         |                            | QDSS trigger output A                                      |
| M6    | GPIO_24  | CCI_TIMER3            | Р3      | B-PD:nppukp                | Configurable I/O                                           |
|       |          | CCI_ASYNC1            |         | DO                         | Camera control interface timer 3                           |
|       |          | BLSP1_SPI_CS2A_N      |         | DI                         | Camera control interface async 1                           |
|       |          | QDSS_CTI_TRIG_IN_A    |         | DO-Z                       | Chip select 2A for SPI on BLSP #1                          |
|       |          |                       |         | DI                         | QDSS trigger input A                                       |
| L5    | GPIO_23  | CCI_TIMER2            | Р3      | B-PD:nppukp                | Configurable I/O                                           |
|       |          | QDSS_TRDATA_11B       |         | DO                         | Camera control interface timer 2                           |
|       |          | BLSP1_SPI_CS3B_N      |         | DO                         | QDSS trace data bit 11 B                                   |
|       |          |                       |         | DO                         | Chip select 3B for SPI on BLSP #1                          |
| 13    | GPIO_22  | CCI_TIMER1            | Р3      | B-PD:nppukp                | Configurable I/O                                           |
|       |          | QDSS_TRDATA_10B       |         | DO                         | Camera control interface timer 1                           |
|       |          |                       |         | DO                         | QDSS trace data bit 10 B                                   |
| H2    | GPIO_21  | CCI_TIMER0            | Р3      | B-PD:nppukp                | Configurable I/O                                           |
|       |          | QDSS_TRDATA_9B        |         | DO                         | Camera control interface timer 0                           |
|       |          |                       |         | DO                         | QDSS trace data bit 9 B                                    |
| BF6   | GPIO_20  | CCI_I2C1_SCL          | Р3      | B-PD:nppukp                | Configurable I/O                                           |
|       |          |                       |         | В                          | Dedicated camera control interface I2C 1                   |
|       |          |                       |         |                            | clock                                                      |
| BF10  | GPIO_19  | CCI_I2C1_SDA          | Р3      | B-PD:nppukp                | Configurable I/O                                           |
|       |          | QDSS_TRDATA_8B        |         | В                          | Dedicated camera control interface I2C 1                   |
|       |          | DEBUG_OUT_CLK         |         | DO                         | serial data                                                |
|       |          |                       |         | DO                         | QDSS trace data                                            |
|       |          |                       |         |                            | bit 8 B Test                                               |
|       |          |                       |         |                            | debug clock                                                |
| BG7   | GPIO_18  | CCI_I2CO_SCL          | Р3      | B-PD:nppukp                | Configurable I/O                                           |
|       |          | QDSS_TRDATA_7B        |         | В                          | Dedicated camera control interface I2C 0                   |
|       |          |                       |         | DO                         | clock                                                      |
| DE13  | CDIO 17  | CCI_I2CO_SDA          | D2      | D. D.D. manusler           | QDSS trace data bit 7 B                                    |
| BF12  | GPIO_17  | QDSS_TRDATA_6B        | P3      | B-PD:nppukp<br>B           | Configurable I/O  Dedicated camera control interface I2C 0 |
|       |          | (COO_INDATA_0D        |         | מ                          | serial data                                                |



| 5 1"  | - 1      | 0 % 11 6 .:           | Pad ch  | aracteristics 1 |                                   |
|-------|----------|-----------------------|---------|-----------------|-----------------------------------|
| Pad # | Pad name | Configurable function | Voltage | Туре            | Functional description            |
|       |          |                       |         | DO              | QDSS trace data bit 6 B           |
| BG5   | GPIO_16  | CAM_MCLK3             | P3      | B-PD:nppukp     | Configurable                      |
|       | _        | QDSS_TRDATA_5B        |         | DO              | I/O Camera                        |
|       |          |                       |         | DO              | master clock 3                    |
|       |          |                       |         |                 | QDSS trace data bit 5 B           |
| BF8   | GPIO_15  | CAM_MCLK2             | P3      | B-PD:nppukp     | Configurable                      |
|       |          | QDSS_TRDATA_4B        |         | DO              | I/O Camera                        |
|       |          |                       |         | DO              | master clock 2                    |
|       |          |                       |         |                 | QDSS trace data bit 4 B           |
| BE7   | GPIO_14  | CAM_MCLK1             | P3      | B-PD:nppukp     | Configurable                      |
|       |          | QDSS_TRDATA_3B        |         | DO              | I/O Camera                        |
|       |          |                       |         | DO              | master clock 1                    |
|       |          |                       |         |                 | QDSS trace data bit 3 B           |
| BF4   | GPIO_13  | CAM_MCLK0             | P3      | B-PD:nppukp     | Configurable                      |
|       | _        | QDSS_TRDATA_2B        |         | DO              | I/O Camera                        |
|       |          |                       |         | DO              | master clock 0                    |
|       |          |                       |         |                 | QDSS trace data bit 2 B           |
| BJ45  | GPIO_12  | MDP_VSYNC_E           | P3      | B-PD:nppukp     | Configurable I/O                  |
|       |          |                       |         | DI              | MDP vertical sync – external      |
| BJ51  | GPIO_11  | BLSP10_0              | Р3      | B-PD:nppukp     | Configurable I/O                  |
|       |          | MDP_VSYNC_S           |         | B DI            | BLSP #10, bit 0; SPI, UART,       |
|       |          |                       |         |                 | or I2C MDP vertical sync          |
|       |          |                       |         |                 | – secondary                       |
| BH50  | GPIO_10  | BLSP10_1              | Р3      | B-PD:nppukp     | Configurable I/O                  |
|       |          | MDP_VSYNC_P           |         | B DI            | BLSP #10, bit 1; SPI, UART,       |
|       |          |                       |         |                 | or I2C MDP vertical sync –        |
|       |          |                       |         |                 | primary                           |
| BG51  | GPIO_9   | BLSP10_2              | P3      | B-PD:nppukp     | Configurable I/O                  |
|       |          |                       |         | В               | BLSP #3, bit 2; SPI, UART, or UIM |
| BF50  | GPIO_8   | BLSP10_3              | Р3      | B-PD:nppukp     | Configurable I/O                  |
|       |          | GP_PDM_1B             |         | В               | BLSP #10, bit 3; SPI, UART,       |
|       |          |                       |         | DO              | or UIM General-purpose            |
|       |          |                       |         |                 | PDM output 1 B                    |
| BB50  | GPIO_7   | BLSP8_0               | P3      | B-PD:nppukp     | Configurable I/O                  |
|       |          |                       |         | В               | BLSP #8, bit 0; SPI, UART, or I2C |
| BC51  | GPIO_6   | BLSP8_1               | Р3      | B-PD:nppukp     | Configurable I/O                  |
|       |          |                       |         | В               | BLSP #8, bit 1; SPI, UART, or I2C |
| BB48  | GPIO_5   | BLSP8_2               | Р3      | B-PD:nppukp     | Configurable I/O                  |
|       |          | QDSS_CTI_TRIG_IN_B    |         | B DI            | BLSP #8, bit 2; SPI, UART,        |
|       |          |                       |         |                 | or UIM QDSS trigger               |
|       |          |                       |         |                 | input B                           |



| Pad # | Pad name    | Configurable function | Pad ch  | aracteristics 1 | Functional description            |
|-------|-------------|-----------------------|---------|-----------------|-----------------------------------|
| rau # | rau IIaille | Comigurable function  | Voltage | Туре            | Functional description            |
| BA49  | GPIO_4      | BLSP8_3               | Р3      | B-PD:nppukp     | Configurable I/O                  |
|       |             | QDSS_CTI_TRIG_OUT_B   |         | В               | BLSP #8, bit 3; SPI, UART,        |
|       |             |                       |         | DO              | or UIM QDSS trigger               |
|       |             |                       |         |                 | output B                          |
| Н8    | GPIO_3      | BLSP1_0               | Р3      | B-PD:nppukp     | Configurable I/O                  |
|       |             |                       |         | В               | BLSP #1, bit 0; SPI, UART, or I2C |
| Н6    | GPIO_2      | BLSP1_1               | Р3      | B-PD:nppukp     | Configurable I/O                  |
|       |             |                       |         | В               | BLSP #1, bit 1; SPI, UART, or I2C |
| G7    | GPIO_1      | BLSP1_2               | Р3      | B-PD:nppukp     | Configurable I/O                  |
|       |             |                       |         | В               | BLSP #1, bit 2; SPI, UART, or UIM |
| G5    | GPIO_0      | BLSP1_3               | Р3      | B-PD:nppukp     | Configurable I/O                  |
|       |             |                       |         | В               | BLSP #1, bit 3; SPI, UART, or UIM |

<sup>1.</sup> See Table 7 for parameter and acronym definitions.

Table 18 Pin descriptions – general-purpose input/output ports

| Pad #                                                                                                                                                                                                                                                                                                                   | Pad name | Functional description                                                             |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------------------------------------------------------------------------|
| C15, C21, C47, D16, D22, D48, U7,<br>W7, AA47, AG51, AH52, AJ45, AL5,<br>AM4, AR43, AT6, AU1, AT2, AY46, AY50, BF24, BF52,<br>BH2, BJ3, BK10                                                                                                                                                                            | DNC      | Do not connect; connected internally, do not connect externally                    |
| A21, A45, B18, B20, B42, B44, B46, B48, B50, C17, C19, C41, C43, C45, C49, D18, D20, D42, D44, D46, E19, E43, BB26, BD16, BD26, BD40, BE25, BF14, BF18, BF36, BF38, BF46, BG9, BG13, BG15, BG17, BG19, BG25, BG27, BG29, BG39, BH14, BH18, BH26, BH28, BH30, BJ17, BJ19, BJ21, BJ25, BJ27, BJ29, BJ31, BK22, BK26, BK30 | NC       | No connect; not connected internally                                               |
| AP4, AP6, AR3, AR7, AT8                                                                                                                                                                                                                                                                                                 | RSVD     | Reserved; connected internally for potential future use, do not connect externally |

Table 19 Pin descriptions – no connection, do not connect, and reserved pins

| Pad #                                                              | Pad name      | Functional description                   |
|--------------------------------------------------------------------|---------------|------------------------------------------|
| F48, H48, K48, M48, P48, U47                                       | VDD_A1        | Power for analog circuits – low voltage  |
| G47, J47, L47, N47, R47, V46, AB48, AC47, AE47                     | VDD_A2        | Power for analog circuits – high voltage |
| D28                                                                | VDD_ALWAYS_ON | Always-on power domain                   |
| L9, L11, L13, L15, L17, L19, R9, R11, R13, R17, R19, R21, W9, W11, | VDD_APC       | Power for Kryo application               |



| Pad #                                                                                                                                                                                                                                                                         | Pad name         | Functional description                                           |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------------------------------------------------|
| W13, W15, W17, W19, W21, AC9, AC11, AC16, AC21, AG9, AG11, AG16, AG21                                                                                                                                                                                                         |                  | processor                                                        |
| F12, J25, L21, L23, L37, L39, N7, R25, R27, R29, V8, W25, W27, W29, AC25, AC27, AC29, AC37, AC39, AC41, AC43, AG23, AG25, AG31, AG33, AG43, AG45, AL11, AL13, AL15, AL17, AL19, AL25, AL27, AR13, AR15, AR21, AR23, AR27, AR29, AW9, AW11, AW17, AW19, AW25, AW27, BA37, BA45 | VDD_CORE         | Power for digital core circuits                                  |
| B12, B14, B32, B34, BJ13, BJ15, BJ39, BJ43                                                                                                                                                                                                                                    | VDD_DDR_CORE_1P2 | Power for PoP DDR memory core – 1.2V (top VDD_2)                 |
| A13, A17, A37, A41, BJ41, BK14, BK18, BK42                                                                                                                                                                                                                                    | VDD_DDR_CORE_1P8 | Power for PoP DDR memory core – 1.8 V (top VDD_1)                |
| H14, H16, H18, H20, H22, H24, H34, H36, H38, H40, H42, H44, BC11, BC13, BC15, BC17, BC19, BC21, BC35, BC37, BC39, BC41, BC43, BC45                                                                                                                                            | VDD_EBI_IO       | Power for EBI I/O circuits                                       |
| B16, D40, BH16, BH40                                                                                                                                                                                                                                                          | VDD_EBI_IO_ISO   | Power for EBI I/O circuits that need isolated routing on the PCB |
| H28, H30, J15, J19, J23, J33, J37, J41, BB12, BB16, BB20, BB28, BB36, BB40, BB44, BC27                                                                                                                                                                                        | VDD_EBI_PHY      | Power for EBI PHY circuits                                       |
| AG35, AG37, AG39, AG41, AP37, AP39, AR31, AR33, AR35, AW31, AW33, AW35, AW41, AW43                                                                                                                                                                                            | VDD_GFX          | Power for graphics                                               |
| BC25                                                                                                                                                                                                                                                                          | VDD_HDMI1        | Power for HDMI circuits – low voltage                            |
| BC23, BD24                                                                                                                                                                                                                                                                    | VDD_HDMI2        | Power for HDMI circuits – high voltage                           |
| H10, L31, L43, N45, R7, R15, R23, R35, R37, U27, U29, W23, W37, W39 Y46, AC7, AC23, AC33, AC35, AE16, AG27, AG29, AL21, AL23, AL29, AL31, AL33, AL35, AL43, AL45, AP41, AR9, AR11, AR17, AR19, AU45, AW13, AW15, AW21, AW23, AW29, AW37, AW39                                 | VDD_MEM          | Power for on-chip memory                                         |
| BB8, BD8, BE9                                                                                                                                                                                                                                                                 | VDD_MIPI_CSI     | Power for MIPI_CSI I/Os and circuits                             |
| BC33, BD32                                                                                                                                                                                                                                                                    | VDD_MIPI_DSI     | Reference for MIPI_DSI I/Os and circuits                         |
| L33, L35, L41, R31, R33, R39, R41, R43, W31, W33, W35, W41, W43                                                                                                                                                                                                               | VDD_MODEM        | Power for modem circuits, including the modem DSP                |
| A5, A33, A49, B22, BJ35, BK6, BK24, BK46                                                                                                                                                                                                                                      | VDD_P1           | Power for pad group 1 – EBI and DDR I/O pads                     |
| AH8                                                                                                                                                                                                                                                                           | VDD_P2           | Power for pad group 2 –<br>SDC2 pads                             |
| E35, E47, F44, G15, G23, G33, G41, P6, Y6, AG47, AJ9, AN45, AW45, BD12, BD20, BD36, BD44                                                                                                                                                                                      | VDD_P3           | Power for pad group 3 –<br>most I/O pads                         |
| F24                                                                                                                                                                                                                                                                           | VDD_P5           | Power for pad group 5 –<br>UIM1 pads                             |
| G25                                                                                                                                                                                                                                                                           | VDD_P6           | Power for pad group 6 –<br>UIM2 pads                             |
| AF8                                                                                                                                                                                                                                                                           | VDD_P7           | Power for pad group 7 –<br>SDC1 pads                             |
| BA9                                                                                                                                                                                                                                                                           | VDD_P9           | Power for pad group 9 –<br>CXO_2 pad                             |



| Pad #                 | Pad name        | Functional description                                                          |
|-----------------------|-----------------|---------------------------------------------------------------------------------|
| AW5                   | VDD_P10         | Power for pad group 10 – UFS pad                                                |
| G45                   | VDD_P11         | Power for pad group 11 –<br>CXO pad                                             |
| E27                   | VDD_P12         | Power for pad group 12 –<br>SSC pad                                             |
| AM6                   | VDD_PCIE_1P8    | Power for PCIe I/O circuitry                                                    |
| AK8, AL7              | VDD_PCIE_CORE   | Power for PCIe core circuitry                                                   |
| BB32, BB34            | VDD_PLL1        | Power for PLL circuits –<br>0.925 V                                             |
| F28, BA27             | VDD_PLL1_ISO    | Power for PLL circuits –<br>0.925 V that need<br>isolated routing on the<br>PCB |
| E29, BC29             | VDD_PLL2        | Power for PLL circuits –<br>1.250 V                                             |
| BC31, BD34            | VDD_PLL2_ISO    | Power for PLL circuits –<br>1.250 V that need<br>isolated routing on the<br>PCB |
| U45, AC31, AR25, BD22 | VDD_PLL3        | Power for PLL circuits –<br>1.800 V                                             |
| G31                   | VDD_QFPROM_PRG  | Power for programming the QFPROM; otherwise, ground                             |
| J29, L25, L27, L29    | VDD_SSC_CORE    | Power for Snapdragon sensor core                                                |
| N29                   | VDD_SSC_MEM     | Power for Snapdragon sensor core memory                                         |
| AY8                   | VDD_UFS_1P8     | Power for UFS 1.8 V circuits                                                    |
| AV8, AW7              | VDD_UFS_CORE    | Power for UFS core circuits                                                     |
| AA7, AN7              | VDD_USB_1P8     | Power for USB HS1, HS2, and SS – low voltage                                    |
| AB8                   | VDD_USB_HS_3P1  | Power for USB HS1 and HS2 – high voltage                                        |
| AB6                   | VDD_USB_HS_CORE | Power for USB digital core circuits – HS1, HS2                                  |
| AP8                   | VDD_USB_SS_CORE | Power for USB digital core circuits – SS1                                       |
| M8                    | VREF_APC        | Reference voltage for Kryo application processor                                |

Table 20 Pin descriptions – power supply pins



| Pad #                                                                         | Pad name | Functional description |
|-------------------------------------------------------------------------------|----------|------------------------|
| A1, A3, A7, A11, A15, A19, A23, A27, A31, A35, A39, A43, A47, A51, B40,       | GND      | Ground                 |
| B52, C1, C51, D50, D52, E15, F14, F16, F18, F20, F22, F30, F32, F34, F36,     |          |                        |
| F38, F40, F42, F52, G1, G13, G17, G19, G21, G35, G37, G39, G43, G49, H12,     |          |                        |
| H32, H46, H50, J9, J11, J13, J17, J21, J27, J31, J35, J39, J43, J45, J49, K8, |          |                        |
| K46, K52, L1, L45, L49, M46, M50, N9, N11, N13, N15, N17, N19, N21, N23,      |          |                        |
| N25, N27, N31, N33, N35, N37, N39, N41, N43, N49, P8, P46, P52, R1, R45,      |          |                        |
| R49, T8, U9, U11, U13, U15, U17, U19, U21, U23, U25, U31, U33, U35, U37,      |          |                        |
| U39, U41, U43, V50, V52, W1, W45, Y8, AA9, AA11, AA13, AA15, AA17,            |          |                        |
| AA19, AA21, AA23, AA25, AA27, AA29, AA31, AA33, AA35, AA37, AA39,             |          |                        |
| AA41, AA43, AA45, AB46, AB52, AC1, AC45, AD46, AE9, AE11, AE21, AE23,         |          |                        |
| AE25, AE27, AE29, AE31, AE33, AE35, AE37, AE39, AE41, AE43, AE45, AE49,       |          |                        |
| AF46, AF48, AF50, AF52, AG1, AG49, AJ11, AJ13, AJ15, AJ17, AJ19, AJ21,        |          |                        |
| AJ23, AJ25, AJ27, AJ29, AJ31, AJ33, AJ35, AJ37, AJ39, AJ41, AJ43, AK52, AL1,  |          |                        |
| AL9, AN9, AN11, AN13, AN15, AN17, AN19, AN21, AN23, AN25, AN27,               |          |                        |
| AN29, AN31, AN33, AN35, AN43, AP52, AR1, AU9, AU11, AU13, AU15,               |          |                        |
| AU17, AU19, AU21, AU23, AU25, AU27, AU29, AU31, AU33, AU35, AU43,             |          |                        |
| AV52, AW1, BA11, BA13, BA15, BA17, BA19, BA21, BA23, BA25, BA29,              |          |                        |
| BA31, BA33, BA35, BA39, BA41, BA43, BB10, BB14, BB18, BB22, BB24,             |          |                        |
| BB30, BB38, BB42, BB52, BC1, BC9, BD10, BD14, BD18, BD38, BD42, BE11,         |          |                        |
| BE13, BE15, BE17, BE19, BE35, BE37, BE39, BE41, BE43, BE45, BF26, BG1,        |          |                        |
| BH52, BJ1, BK2, BK4, BK8, BK12, BK16, BK20, BK28, BK32, BK36, BK40,           |          |                        |
| BK44, BK48, BK50, BK52                                                        |          |                        |

**Table 21 Pin descriptions – ground pins** 

## 7.4 Pin assignments - APQ8096 top

The APQ8096 is available in the 994B MNSP package. Its top surface is implemented like a 387-pin chip-scale package (387 CSP). See <u>Section 7.2</u> for information about the bottom pin assignments. A high-level view of the top pin assignments is shown in Figure 8 High-level view of APQ8096 top pin assignments. The pins are color coded to indicate which function type they support, as defined in Figure 7.



Figure 7 APQ8096 top pin assignments - legend





Figure 8 High-level view of APQ8096 top pin assignments



# 7.5 Pin descriptions - APQ8096 top

Descriptions of top pins are presented in the following tables, organized by functional group:

Table 23 Pin descriptions – no connection, do not connect, and reserved pins

Table 24 Pin descriptions – power supply pins

Table 25 Pin descriptions – ground pins

| De d' " | Pad name        | Pad name        |         | 1    | Promable or all deconders           |
|---------|-----------------|-----------------|---------|------|-------------------------------------|
| Pad #   | and/or function | or alt function | Voltage | Туре | Functional description              |
| EBIO    |                 | •               | '       |      |                                     |
| E9      | EBIO_CAO_5      | _               | P1      | DO   | EBIO LPDDR4 command/address 0 bit 5 |
| D9      | EBIO_CAO_4      | _               | P1      | DO   | EBIO LPDDR4 command/address 0 bit 4 |
| В9      | EBIO_CAO_3      | _               | P1      | DO   | EBIO LPDDR4 command/address 0 bit 3 |
| E8      | EBIO_CAO_2      | _               | P1      | DO   | EBIO LPDDR4 command/address 0 bit 2 |
| D6      | EBIO_CAO_1      | _               | P1      | DO   | EBIO LPDDR4 command/address 0 bit 1 |
| В6      | EBIO_CAO_0      | _               | P1      | DO   | EBIO LPDDR4 command/address 0 bit 0 |
| E24     | EBIO_CA1_5      | _               | P1      | DO   | EBIO LPDDR4 command/address 1 bit 5 |
| D24     | EBIO_CA1_4      | _               | P1      | DO   | EBIO LPDDR4 command/address 1 bit 4 |
| B24     | EBIO_CA1_3      | -               | P1      | DO   | EBIO LPDDR4 command/address 1 bit 3 |
| E23     | EBIO_CA1_2      | _               | P1      | DO   | EBIO LPDDR4 command/address 1 bit 2 |
| D21     | EBIO_CA1_1      | _               | P1      | DO   | EBIO LPDDR4 command/address 1 bit 1 |
| B21     | EBIO_CA1_0      | _               | P1      | DO   | EBIO LPDDR4 command/address 1 bit 0 |
| C25     | EBIO_DQ_31      | _               | P1      | В    | EBIO LPDDR4 data bit 31             |
| E25     | EBI0_DQ_30      | _               | P1      | В    | EBIO LPDDR4 data bit 30             |
| B26     | EBI0_DQ_29      | _               | P1      | В    | EBIO LPDDR4 data bit 29             |
| D26     | EBI0_DQ_28      | _               | P1      | В    | EBIO LPDDR4 data bit 28             |
| B28     | EBI0_DQ_27      | _               | P1      | В    | EBIO LPDDR4 data bit 27             |
| D28     | EBIO_DQ_26      | _               | P1      | В    | EBIO LPDDR4 data bit 26             |
| C29     | EBIO_DQ_25      | _               | P1      | В    | EBIO LPDDR4 data bit 25             |
| E29     | EBI0_DQ_24      | _               | P1      | В    | EBIO LPDDR4 data bit 24             |
| E20     | EBI0_DQ_23      | _               | P1      | В    | EBIO LPDDR4 data bit 23             |
| C20     | EBI0_DQ_22      | _               | P1      | В    | EBIO LPDDR4 data bit 22             |
| D19     | EBIO_DQ_21      | _               | P1      | В    | EBIO LPDDR4 data bit 21             |
| B19     | EBI0_DQ_20      | _               | P1      | В    | EBIO LPDDR4 data bit 20             |
| D17     | EBIO_DQ_19      | _               | P1      | В    | EBIO LPDDR4 data bit 19             |
| B17     | EBI0_DQ_18      | -               | P1      | В    | EBIO LPDDR4 data bit 18             |
| E16     | EBI0_DQ_17      | _               | P1      | В    | EBIO LPDDR4 data bit 17             |
| C16     | EBI0_DQ_16      | _               | P1      | В    | EBIO LPDDR4 data bit 16             |
| C10     | EBI0_DQ_15      | _               | P1      | В    | EBIO LPDDR4 data bit 15             |
| E10     | EBIO_DQ_14      | _               | P1      | В    | EBIO LPDDR4 data bit 14             |



|            |                | Г | 1  | T  |                                                     |
|------------|----------------|---|----|----|-----------------------------------------------------|
| B11        | EBIO_DQ_13     | - | P1 | В  | EBIO LPDDR4 data bit 13                             |
| D11        | EBIO_DQ_12     | _ | P1 | В  | EBIO LPDDR4 data bit 12                             |
| B13        | EBIO_DQ_11     | _ | P1 | В  | EBIO LPDDR4 data bit 11                             |
| D13        | EBIO_DQ_10     | _ | P1 | В  | EBIO LPDDR4 data bit 10                             |
| C14        | EBIO_DQ_9      | _ | P1 | В  | EBIO LPDDR4 data bit 9                              |
| E14        | EBIO_DQ_8      | _ | P1 | В  | EBIO LPDDR4 data bit 8                              |
| E5         | EBIO_DQ_7      | _ | P1 | В  | EBIO LPDDR4 data bit 7                              |
| <b>C</b> 5 | EBIO_DQ_6      | _ | P1 | В  | EBIO LPDDR4 data bit 6                              |
| D4         | EBIO_DQ_5      | _ | P1 | В  | EBIO LPDDR4 data bit 5                              |
| B4         | EBIO_DQ_4      | _ | P1 | В  | EBIO LPDDR4 data bit 4                              |
| D2         | EBIO_DQ_3      | _ | P1 | В  | EBIO LPDDR4 data bit 3                              |
| B2         | EBIO_DQ_2      | _ | P1 | В  | EBIO LPDDR4 data bit 2                              |
| E1         | EBIO_DQ_1      | _ | P1 | В  | EBIO LPDDR4 data bit 1                              |
| C1         | EBIO_DQ_0      | _ | P1 | В  | EBIO LPDDR4 data bit 0                              |
| C8         | EBIO_CAO_CK_C  | _ | P1 | DO | EBIO CAO LPDDR4 differential clock (C)              |
| В8         | EBIO_CAO_CK_T  | _ | P1 | DO | EBIO CAO LPDDR4 differential clock (T)              |
| E7         | EBIO_CAO_CKE_1 | _ | P1 | DO | EBIO CAO LPDDR4 clock enable 1                      |
| D7         | EBIO_CAO_CKE_0 | _ | P1 | DO | EBIO CAO LPDDR4 clock enable 0                      |
| В7         | EBIO_CAO_CS1_N | _ | P1 | DO | EBIO CAO LPDDR4 chip select 1                       |
| A7         | EBIO_CAO_CSO_N | _ | P1 | DO | EBIO CAO LPDDR4 chip select 0                       |
| C23        | EBIO_CA1_CK_C  | _ | P1 | DO | EBIO CA1 LPDDR4 differential clock (C)              |
| B23        | EBIO_CA1_CK_T  | _ | P1 | DO | EBIO CA1 LPDDR4 differential clock (T)              |
| E22        | EBIO_CA1_CKE_1 | _ | P1 | DO | EBIO CA1 LPDDR4 clock enable 1                      |
| D22        | EBIO_CA1_CKE_0 | _ | P1 | DO | EBIO CA1 LPDDR4 clock enable 0                      |
| B22        | EBIO_CA1_CS1_N | _ | P1 | DO | EBIO CA1 LPDDR4 chip select 1                       |
| A22        | EBIO_CA1_CSO_N | _ | P1 | DO | EBIO CA1 LPDDR4 chip select 0                       |
| C27        | EBIO_DQS_3_C   | _ | P1 | В  | EBIO LPDDR4 differential data strobe                |
|            |                |   |    |    | for byte 3 (C)                                      |
| B27        | EBIO_DQS_3_T   | _ | P1 | В  | EBIO LPDDR4 differential data strobe for byte 3 (T) |
| C18        | EBIO_DQS_2_C   | _ | P1 | В  | EBIO LPDDR4 differential data strobe for byte 2 (C) |
| B18        | EBIO_DQS_2_T   | _ | P1 | В  | EBIO LPDDR4 differential data strobe for byte 2 (T) |
| C12        | EBIO_DQS_1_C   | - | P1 | В  | EBIO LPDDR4 differential data strobe for byte 1 (C) |
| B12        | EBIO_DQS_1_T   | - | P1 | В  | EBIO LPDDR4 differential data strobe for byte 1 (T) |
| C3         | EBIO_DQS_0_C   | _ | P1 | В  | EBIO LPDDR4 differential data strobe for byte 0 (C) |
| В3         | EBIO_DQS_0_T   | - | P1 | В  | EBIO LPDDR4 differential data strobe for byte 0 (T) |
| E27        | EBIO_DM_3      | _ | P1 | DO | EBIO LPDDR4 data mask for byte 3                    |
| E18        | EBIO_DM_2      | _ | P1 | DO | EBIO LPDDR4 data mask for byte 2                    |
| E12        | EBIO_DM_1      | - | P1 | DO | EBIO LPDDR4 data mask for byte 1                    |
| <b>_</b>   |                |   |    |    |                                                     |



| D15, E15 | ZQ0        | - | -  | Al | LPDDR4 ZQ resistor, lower x16 memory (shared by EBIs) |
|----------|------------|---|----|----|-------------------------------------------------------|
| B15, C15 | ZQ2        | - | -  | AI | LPDDR4 ZQ resistor, upper x16 memory (shared by EBIs) |
| EBI1     |            |   |    |    |                                                       |
| AE9      | EBI1_CA0_5 | _ | P1 | DO | EBI1 LPDDR4 command/address 0 bit 5                   |
| AF9      | EBI1_CA0_4 | _ | P1 | DO | EBI1 LPDDR4 command/address 0 bit 4                   |
| AH9      | EBI1_CAO_3 | _ | P1 | DO | EBI1 LPDDR4 command/address 0 bit 3                   |
| AE8      | EBI1_CAO_2 | _ | P1 | DO | EBI1 LPDDR4 command/address 0 bit 2                   |
| AF6      | EBI1_CA0_1 | _ | P1 | DO | EBI1 LPDDR4 command/address 0 bit 1                   |
| AH6      | EBI1_CA0_0 | _ | P1 | DO | EBI1 LPDDR4 command/address 0 bit 0                   |
| AE24     | EBI1_CA1_5 | _ | P1 | DO | EBI1 LPDDR4 command/address 1 bit 5                   |
| AF24     | EBI1_CA1_4 | _ | P1 | DO | EBI1 LPDDR4 command/address 1 bit 4                   |
| AH24     | EBI1_CA1_3 | _ | P1 | DO | EBI1 LPDDR4 command/address 1 bit 3                   |
| AE23     | EBI1_CA1_2 | _ | P1 | DO | EBI1 LPDDR4 command/address 1 bit 2                   |
| AF21     | EBI1_CA1_1 | _ | P1 | DO | EBI1 LPDDR4 command/address 1 bit 1                   |
| AH21     | EBI1_CA1_0 | _ | P1 | DO | EBI1 LPDDR4 command/address 1 bit 0                   |
| AG25     | EBI1_DQ_31 | _ | P1 | В  | EBI1 LPDDR4 data bit 31                               |
| AE25     | EBI1_DQ_30 | _ | P1 | В  | EBI1 LPDDR4 data bit 30                               |
| AH26     | EBI1_DQ_29 | _ | P1 | В  | EBI1 LPDDR4 data bit 29                               |
| AF26     | EBI1_DQ_28 | _ | P1 | В  | EBI1 LPDDR4 data bit 28                               |
| AH28     | EBI1_DQ_27 | _ | P1 | В  | EBI1 LPDDR4 data bit 27                               |
| AF28     | EBI1_DQ_26 | _ | P1 | В  | EBI1 LPDDR4 data bit 26                               |
| AG29     | EBI1_DQ_25 | _ | P1 | В  | EBI1 LPDDR4 data bit 25                               |
| AE29     | EBI1_DQ_24 | _ | P1 | В  | EBI1 LPDDR4 data bit 24                               |
| AE20     | EBI1_DQ_23 | _ | P1 | В  | EBI1 LPDDR4 data bit 23                               |
| AG20     | EBI1_DQ_22 | _ | P1 | В  | EBI1 LPDDR4 data bit 22                               |
| AF19     | EBI1_DQ_21 | _ | P1 | В  | EBI1 LPDDR4 data bit 21                               |
| AH19     | EBI1_DQ_20 | _ | P1 | В  | EBI1 LPDDR4 data bit 20                               |
| AF17     | EBI1_DQ_19 | _ | P1 | В  | EBI1 LPDDR4 data bit 19                               |
| AH17     | EBI1_DQ_18 | _ | P1 | В  | EBI1 LPDDR4 data bit 18                               |
| AE16     | EBI1_DQ_17 | _ | P1 | В  | EBI1 LPDDR4 data bit 17                               |
| AG16     | EBI1_DQ_16 | _ | P1 | В  | EBI1 LPDDR4 data bit 16                               |
| AG10     | EBI1_DQ_15 | _ | P1 | В  | EBI1 LPDDR4 data bit 15                               |
| AE10     | EBI1_DQ_14 | _ | P1 | В  | EBI1 LPDDR4 data bit 14                               |
| AH11     | EBI1_DQ_13 | _ | P1 | В  | EBI1 LPDDR4 data bit 13                               |
| AF11     | EBI1_DQ_12 | _ | P1 | В  | EBI1 LPDDR4 data bit 12                               |
| AH13     | EBI1_DQ_11 | _ | P1 | В  | EBI1 LPDDR4 data bit 11                               |
| AF13     | EBI1_DQ_10 | _ | P1 | В  | EBI1 LPDDR4 data bit 10                               |
| AG14     | EBI1_DQ_9  | _ | P1 | В  | EBI1 LPDDR4 data bit 9                                |
| AE14     | EBI1_DQ_8  | _ | P1 | В  | EBI1 LPDDR4 data bit 8                                |
| AE5      | EBI1_DQ_7  | _ | P1 | В  | EBI1 LPDDR4 data bit 7                                |
| AG5      | EBI1_DQ_6  | _ | P1 | В  | EBI1 LPDDR4 data bit 6                                |
| AF4      | EBI1_DQ_5  | _ | P1 | В  | EBI1 LPDDR4 data bit 5                                |
| AH4      | EBI1_DQ_4  | _ | P1 | В  | EBI1 LPDDR4 data bit 4                                |



|      |                |   |    | ı  |                                                     |
|------|----------------|---|----|----|-----------------------------------------------------|
| AF2  | EBI1_DQ_3      | _ | P1 | В  | EBI1 LPDDR4 data bit 3                              |
| AH2  | EBI1_DQ_2      | _ | P1 | В  | EBI1 LPDDR4 data bit 2                              |
| AE1  | EBI1_DQ_1      | _ | P1 | В  | EBI1 LPDDR4 data bit 1                              |
| AG1  | EBI1_DQ_0      | _ | P1 | В  | EBI1 LPDDR4 data bit 0                              |
| AG8  | EBI1_CA0_CK_C  | _ | P1 | DO | EBI1 CA0 LPDDR4 differential clock (C)              |
| AH8  | EBI1_CA0_CK_T  | _ | P1 | DO | EBI1 CA0 LPDDR4 differential clock (T)              |
| AE7  | EBI1_CA0_CKE_1 | _ | P1 | DO | EBI1 CA0 LPDDR4 clock enable 1                      |
| AF7  | EBI1_CA0_CKE_0 | _ | P1 | DO | EBI1 CA0 LPDDR4 clock enable 0                      |
| AH7  | EBI1_CA0_CS1_N | _ | P1 | DO | EBI1 CA0 LPDDR4 chip select 1                       |
| AJ7  | EBI1_CA0_CS0_N | _ | P1 | DO | EBI1 CA0 LPDDR4 chip select 0                       |
| AG23 | EBI1_CA1_CK_C  | _ | P1 | DO | EBI1 CA1 LPDDR4 differential clock (C)              |
| AH23 | EBI1_CA1_CK_T  | _ | P1 | DO | EBI1 CA1 LPDDR4 differential clock (T)              |
| AE22 | EBI1_CA1_CKE_1 | _ | P1 | DO | EBI1 CA1 LPDDR4 clock enable 1                      |
| AF22 | EBI1_CA1_CKE_0 | _ | P1 | DO | EBI1 CA1 LPDDR4 clock enable 0                      |
| AH22 | EBI1_CA1_CS1_N | _ | P1 | DO | EBI1 CA1 LPDDR4 chip select 1                       |
| AJ22 | EBI1_CA1_CS0_N | _ | P1 | DO | EBI1 CA1 LPDDR4 chip select 0                       |
| AG27 | EBI1_DQS_3_C   | - | P1 | В  | EBI1 LPDDR4 differential data strobe for byte 3 (C) |
| AH27 | EBI1_DQS_3_T   | - | P1 | В  | EBI1 LPDDR4 differential data strobe for byte 3 (T) |
| AG18 | EBI1_DQS_2_C   | - | P1 | В  | EBI1 LPDDR4 differential data strobe for byte 2 (C) |
| AH18 | EBI1_DQS_2_T   | - | P1 | В  | EBI1 LPDDR4 differential data strobe for byte 2 (T) |
| AG12 | EBI1_DQS_1_C   | - | P1 | В  | EBI1 LPDDR4 differential data strobe for byte 1 (C) |
| AH12 | EBI1_DQS_1_T   | - | P1 | В  | EBI1 LPDDR4 differential data strobe for byte 1 (T) |
| AG3  | EBI1_DQS_0_C   | - | P1 | В  | EBI1 LPDDR4 differential data strobe for byte 0 (C) |
| AH3  | EBI1_DQS_0_T   | - | P1 | В  | EBI1 LPDDR4 differential data strobe for byte 0 (R) |
| AE27 | EBI1_DM_3      | _ | P1 | DO | EBI1 LPDDR4 data mask for byte 3                    |
| AE18 | EBI1_DM_2      | _ | P1 | DO | EBI1 LPDDR4 data mask for byte 2                    |
| AE12 | EBI1_DM_1      | _ | P1 | DO | EBI1 LPDDR4 data mask for byte 1                    |
| AE3  | EBI1_DM_0      | _ | P1 | DO | EBI1 LPDDR4 data mask for byte 0                    |
| AE15 | DDR_RESET_N    | _ | P1 | DO | LPDDR4 reset (shared by EBIs)                       |
|      |                |   |    |    |                                                     |

<sup>1.</sup> See Table 7 for parameter and acronym definitions.

Table 22 Pin descriptions – memory support functions



| Pad #                                                                                                                                                      | Pad name | Functional description                                          |
|------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------------------------------------------------------|
| H3, H4, J3, J3, J4, J4, K3, K3, K4, K4, M3, M3, M4, M4, N3, N3, N4, N4, P3, P3, P4, P4, T3, T3, T4, T4, V3, V3, W3, W3, W4, W4, Y3, Y4, AA3, AA3, AA4, AA4 | DNC      | Do not connect; connected internally, do not connect externally |
| A1, A29, AF15, AG15, AH15, AJ1, AJ29                                                                                                                       | NC       | No connect; not connected internally.                           |
| _                                                                                                                                                          | RSVD     | Reserved                                                        |

### Table 23 Pin descriptions – no connection, do not connect, and reserved pins

| Pad #                                                                                                                                                                                        | Pad name | Functional description                          |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------------------------------------------|
| A5, A20, B1, B10, B14, B16, B25, B29, AH1, AH10, AH14, AH16, AH25, AH29, AJ5, AJ20                                                                                                           | VDD_1    | Power for memory core (bottom VDD_DDR_CORE_1P8) |
| A2, A6, A8, A10, A14, A16, A21, A23, A25, A28, C7, C9, C22, C24, E6, E21, AE6, AE21, AG7, AG9, AG22, AG24, AJ2, AJ6, AJ8, AJ10, AJ14, AJ16, AJ21, AJ23, AJ25, AJ28                           | VDD_2    | Power for memory core (bottom VDD_DDR_CORE_1P2) |
| A4, A11, A13, A17, A19, A26, D1, D3, D5, D10, D12, D14, D16, D18, D20, D25, D27, D29, AF1, AF3, AF5, AF10, AF12, AF14, AF16, AF18, AF20, AF25, AF27, AF29, AJ4, AJ11, AJ13, AJ17, AJ19, AJ26 | VDD_P1   | Power for memory I/O pads                       |

## Table 24 Pin descriptions – power supply pins

| Pad #                                                          | Pad name | Functional description |
|----------------------------------------------------------------|----------|------------------------|
| A3, A9, A123, A15, A18, A24, A27, B5, B20, C2, C4, C6, C11,    | GND      | Ground                 |
| C13, C17, C19, C21, C26, C28, D8, D23, E2, E4, E11, E13,       |          |                        |
| E17, E19, E26, E28, F1, F2, F28, F29, G1, G2, G28, G29, H1,    |          |                        |
| H2, H28, H29, J1, J2, J28, J29, K1, K2, K28, K29, L1, L2, L28, |          |                        |
| L29, M1, M2, M28, M29, N1, N2, N28, N29, P1, P2, P28,          |          |                        |
| P29, R1, R2, R28, R29, T1, T2, T28, T29, U1, U2, U28, U29,     |          |                        |
| V1, V2, V28, V29, W1, W2, W28, W29, Y1, Y2, Y28, Y29,          |          |                        |
| AA1, AA2, AA28, AA29, AB1, AB2, AB28, AB29, AC1, AC2,          |          |                        |
| AC28, AC29, AD1, AD2, AD28, AD29, AE2, AE4, AE11, AE13,        |          |                        |
| AE17, AE19, AE26, AE28, AF8, AF23, AG2, AG4, AG6, AG11,        |          |                        |
| AG13, AG17, AG19, AG21, AG26, AG28, AH5, AH20, AJ3,            |          |                        |
| AJ9. AJ12. AJ15. AJ18. AJ24. AJ27                              |          |                        |



Table 25 Pin descriptions – ground pins



# 8 Electrical Specifications

# 8.1 Absolute maximum ratings

The absolute maximum ratings (

Table 26) reflect the stress levels that, if exceeded, may cause permanent damage to the device. No functionality is guaranteed outside the operating specifications. Functionality and reliability are only guaranteed within the operating conditions described in <u>Section 8.2</u>.

| Power supply    | Description                                                            | Min  | Max   | Unit |
|-----------------|------------------------------------------------------------------------|------|-------|------|
| VDD_CORE        | APQ digital core                                                       | -0.3 | 1.177 | V    |
| /DD_MEM         | APQ on-chip memory                                                     | -0.3 | 1.177 | V    |
| /DD_USB_HS_CORE | Power for USB digital core circuits – HS1,<br>HS2                      |      |       |      |
| /DD_GFX         | APQ graphics core                                                      | -0.3 | 1.177 | V    |
| /DD_APC         | Power for quad Kryo applications microprocessors                       | -0.3 | 1.353 | V    |
| /DD_MODEM       | Power for modem circuits, including the two QDSP6s                     | -0.3 | 1.177 | V    |
| /DD_A1          | Power for analog circuits – low voltage                                | -0.3 | 1.43  | V    |
| /DD_A2          | Power for analog circuits – high voltage                               | -0.3 | 2.079 | V    |
| VDD_QFPROM_PRG  | Power for programming the QFPROM                                       |      |       |      |
| /DD_EBI_PHY     | Power for EBI PHY circuits                                             | -0.3 | 1.177 | V    |
| /DD_EBI_IO      | Power for EBI IO circuits                                              |      |       |      |
| /DD_EBI_IO_ISO  | Power for EBI I/O circuits that need isolated routing on the PCB       |      |       |      |
| /DD_SSC_CORE    | Power for Snapdragon sensor core                                       | -0.3 | 1.074 | V    |
| /DD_SSC_MEM     | Power for Snapdragon sensor core memory                                | -0.3 | 1.074 | V    |
| Power supply    | Description                                                            | Min  | Max   | Unit |
| /DD_PLL1        | Power for PLL circuits – 0.925 V                                       | -0.3 | 1.051 | V    |
| /DD_PLL1_ISO    | Power for PLL circuits – 0.925 V that need isolated routing on the PCB |      |       |      |
| /DD_HDMI1       | Power for HDMI circuits – low voltage                                  |      |       |      |
| /DD_PCIE_CORE   | Power for PCIe core circuitry                                          |      |       |      |
| /DD_UFS_CORE    | Power for UFS core circuits                                            |      |       |      |
| /DD_USB_SS_CORE | Power for USB digital core circuits – SS                               |      |       |      |
| /DD_PLL2        | Power for PLL circuits – 1.250 V                                       | -0.3 | 1.419 | V    |
| /DD_PLL2_ISO    | Power for PLL circuits – 1.250 V that need isolated routing on the PCB |      |       |      |
| /DD_MIPI_CSI    | Power for MIPI_CSI I/Os                                                |      |       |      |
| /DD_MIPI_DSI    | Reference for MIPI_DSI I/Os and circuits                               |      |       |      |
| /DD_PLL3        | Power for PLL circuits – 1.800 V                                       | -0.3 | 2.09  | V    |
| /DD_P9          | Power for pad group 9 – CXO_2 pad                                      |      |       |      |
| /DD_HDMI2       | Power for HDMI circuits – high voltage                                 |      |       |      |



| Power supply     | Description                                               | Min  | Max   | Unit |
|------------------|-----------------------------------------------------------|------|-------|------|
| VDD_UFS_1P8      | Power for UFS 1.8 V circuits                              |      |       |      |
| VDD_USB_1P8      | Power for USB HS1, HS2, and SS –                          |      |       |      |
|                  | low voltage                                               |      |       |      |
| VDD_PCIE_1P8     | Power for PCIe I/O circuitry                              |      |       |      |
| VDD_P11          | Power for pad group 11 – CXO pad                          |      |       |      |
| VDD_P1           | Power for pad group 1 – EBI1 pads and DDR memory I/O pads | -0.3 | 1.287 | V    |
| VDD_DDR_CORE_1P2 | Power for PoP DDR memory core –                           |      |       |      |
|                  | for VDD2                                                  |      |       |      |
| VDD_P2           | Power for pad group 2 – SDC2 pads                         | -0.3 | 3.344 | V    |
| VDD_P3           | Power for pad group 3 – most I/O                          | -0.3 | 2.09  | V    |
|                  | pads                                                      |      |       |      |
| VDD_DDR_CORE_1P8 | Power for PoP DDR memory core –                           |      |       |      |
|                  | for VDD1                                                  |      |       |      |
| VDD_P7           | Power for pad group 7 – SDC1 pads                         |      |       |      |
| VDD_P5           | Power for pad group 5 – UIM1 pads                         | -0.3 | 3.344 | V    |
| VDD_P6           | Power for pad group 6 – UIM2 pads                         | -0.3 | 3.344 | V    |
| VDD_P10          | Power for pad group 10 – UFS pad                          | -0.3 | 1.375 | V    |
| VDD_P12          | Power for pad group 12 – SSC pad                          | -0.3 | 2.09  | V    |
| VDD_USB_HS_3P1   | Power for USB HS1 and HS2 – high voltage                  | -0.3 | 3.52  | V    |

**Table 26 Absolute maximum ratings** 

# 8.2 Operating Conditions

Operating conditions include design team-controlled parameters such as power supply voltage, power distribution impedances, and thermal conditions (Table 27 and Table 28). The APQ8096 meets all the performance specifications when used within the operating conditions (provided the absolute maximum ratings have never been exceeded).

| Paramet         | ter <sup>1</sup>                               | Min   | Max   | Unit |
|-----------------|------------------------------------------------|-------|-------|------|
| VDD_CORE        | APQ digital core                               |       |       |      |
|                 | Turbo                                          | 0.795 | 1.07  | V    |
|                 | Nominal                                        | 0.705 | 0.976 | V    |
|                 | SVS                                            | 0.59  | 0.8   | V    |
|                 | Low SVS                                        | 0.515 | 0.717 | V    |
| VDD_MEM         | APQ on-chip memory                             |       |       |      |
| VDD_USB_HS_CORE | Power for USB digital core circuits – HS1, HS2 |       |       |      |
|                 | Turbo                                          | 0.795 | 1.07  | V    |
|                 | Nominal                                        | 0.785 | 1.025 | V    |
|                 | svs <sup>2</sup>                               | 0.785 | 0.915 | V    |
|                 | Low SVS <sup>2</sup>                           | 0.785 | 0.915 | V    |



| Paran          | neter <sup>1</sup>                                               | Min        | Max   | Unit |
|----------------|------------------------------------------------------------------|------------|-------|------|
| VDD_GFX        | APQ graphics core                                                |            |       |      |
|                | Turbo                                                            | 0.795      | 1.07  | V    |
|                | Nominal L1                                                       | 0.744      | 1.036 | V    |
|                | Nominal                                                          | 0.705      | 0.976 | V    |
|                | SVS L1                                                           | 0.643      | 0.888 | V    |
|                | SVS                                                              | 0.59       | 0.8   | V    |
|                | Low SVS                                                          | 0.515      | 0.717 | V    |
|                | Min SVS                                                          | 0.545      | 0.64  | V    |
| VDD_APC        | Power for quad Kryo applications microprocessors                 |            |       |      |
|                | Turbo                                                            | 0.79       | 1.23  | V    |
|                | Nominal                                                          | 0.695      | 0.976 | V    |
|                | SVS                                                              | 0.59       | 0.8   | V    |
|                | Min SVS                                                          | 0.54       | 0.646 | V    |
| VDD_MODEM      | Power for modem circuits                                         |            |       |      |
|                | Turbo                                                            | 0.795 1.07 | 1.07  | V    |
|                | Nominal                                                          | 0.705      | 0.976 | V    |
|                | SVS                                                              | 0.59       | 0.8   | V    |
|                | Low SVS                                                          | 0.515      | 0.717 | V    |
| VDD_EBI_PHY    | Power for EBI PHY circuits                                       |            |       |      |
| VDD_EBI_IO     | Power for EBI I/O circuits                                       |            |       |      |
| VDD_EBI_IO_ISO | Power for EBI I/O circuits that need isolated routing on the PCB |            |       |      |
|                | Turbo                                                            | 0.815      | 1.07  | V    |
|                | Nominal                                                          | 0.7        | 0.97  | V    |
|                | SVS                                                              | 0.675      | 0.915 | V    |
|                | Low SVS                                                          | 0.633      | 0.778 | V    |
| VDD_SSC_CORE   | Power for Snapdragon sensor core                                 |            |       |      |
|                | Turbo                                                            | 0.795      | 1.07  | V    |
|                | Nominal                                                          | 0.705      | 0.976 | V    |
|                | SVS                                                              | 0.59       | 0.8   | V    |
|                | Low SVS                                                          | 0.515      | 0.717 | V    |
| VDD_SSC_MEM    | Power for Snapdragon sensor core memory                          |            |       |      |
|                | Turbo                                                            | 0.795      | 1.07  | V    |
|                | Nominal                                                          | 0.785      | 1.025 | V    |
|                | svs <sup>2</sup>                                                 | 0.785      | 0.915 | V    |
|                | Low SVS <sup>2</sup>                                             | 0.785      | 0.915 | V    |

<sup>1.</sup> Parts with voltages outside the specified ranges are not guaranteed to operate properly.

<sup>2.</sup> The voltage setting at the PMIC for SVS and low SVS modes for this core is a static 0.85V. There is no scaling.



Table 27 Operating conditions for voltage rails with AVS Type-1

|                       | Parameter                                                              | Min     | Typ <sup>1</sup> | Max      | Unit |
|-----------------------|------------------------------------------------------------------------|---------|------------------|----------|------|
| Power supply voltages |                                                                        |         |                  |          |      |
| VDD_A1                | Power for analog circuits – low voltage                                | 1.15    | 1.225            | 1.3      | V    |
| VDD_A2                | Power for analog circuits – high voltage                               | 1.71    | 1.8              | 1.89     | V    |
| VDD_QFPROM_PRG        | Power for programming the QFPROM                                       |         |                  |          |      |
| VDD_PLL1              | Power for PLL circuits – 0.925 V                                       | 0.885   | 0.925            | 0.955    | V    |
| VDD_PLL1_ISO          | Power for PLL circuits – 0.925 V that                                  |         |                  |          |      |
|                       | need isolated routing on the PCB                                       |         |                  |          |      |
| VDD_HDMI1             | Power for HDMI circuits – low voltage                                  |         |                  |          |      |
| VDD_PCIE_CORE         | Power for PCIe core circuitry                                          |         |                  |          |      |
| VDD_UFS_CORE          | Power for UFS core circuits                                            |         |                  |          |      |
| VDD_USB_SS_CORE       | Power for USB digital core circuits – SS                               |         |                  |          |      |
| VDD_PLL2              | Power for PLL circuits – 1.250 V                                       | 1.21    | 1.25             | 1.29     | V    |
| VDD_PLL2_ISO          | Power for PLL circuits – 1.250 V that need isolated routing on the PCB |         |                  |          |      |
| VDD_MIPI_CSI          | Power for MIPI_CSI I/Os                                                |         |                  |          |      |
| VDD_MIPI_DSI          | Reference for MIPI_DSI I/Os and circuits                               |         |                  |          |      |
| VDD_PLL3              | Power for PLL circuits – 1.800 V                                       | 1.7     | 1.8              | 1.9      | V    |
| VDD P9                | Power for pad group 9 – CXO_2 pad                                      |         |                  |          |      |
| VDD HDMI2             | Power for HDMI circuits – high voltage                                 |         |                  |          |      |
| VDD UFS 1P8           | Power for UFS 1.8 V circuits                                           |         |                  |          |      |
| VDD_USB_1P8           | Power for USB HS1, HS2, and SS – low                                   |         |                  |          |      |
| VDD DCIE 1D0          | voltage                                                                |         |                  |          |      |
| VDD_PCIE_1P8          | Power for PCIe I/O circuitry                                           |         |                  |          |      |
| VDD_P11               | Power for pad group 11 – CXO pad                                       | 4.07    | 4.425            | 4.47     |      |
| VDD_P1                | Power for pad group 1 – EBI1 pads and DDR memory I/O pads              | 1.07    | 1.125            | 1.17     | V    |
| VDD_DDR_CORE_1P2      | Power for PoP DDR memory core – VDD2 for DDR memory                    |         |                  |          |      |
| VDD_P2                | Power for pad group 2 – SDC2 pads                                      | 1.7/2.7 | 1.8/2.95         | 1.9/3.04 | V    |
| VDD_P3                | Power for pad group 3 – most I/O pads                                  | 1.7     | 1.8              | 1.9      | V    |
| VDD_DDR_CORE_1P8      | Power for PoP DDR memory core – 1.8 V for VDD1                         |         |                  |          |      |
| VDD P7                | Power for pad group 7 – SDC1 pads                                      |         |                  |          |      |
| VDD P5                | Power for pad group 5 – UIM1 pads                                      | 1.7/2.7 | 1.8/2.95         | 1.9/3.04 | V    |
| VDD_P6                | Power for pad group 6 – UIM2 pads                                      | 1.7/2.7 | 1.8/2.95         | 1.9/3.04 | V    |
| VDD_P10               | Power for pad group 10 – UFS pad                                       | 1.15    | 1.2              | 1.25     | V    |
| VDD_P12               | Power for pad group 12 – SSC pad                                       | 1.7     | 1.8              | 1.9      | V    |
| VDD_USB_HS_3P1        | Power for USB HS1 and HS2 – high voltage                               | 2.98    | 3.075            | 3.2      | V    |
| Thermal conditions    |                                                                        |         |                  |          |      |
| T <sub>C</sub>        | Device operating temperature (case)                                    | -30     | +25              | +85      | °C   |
| <del>-</del>          | Fuse programming temperature (case)                                    | +10     | +25              | +85      | °C   |
| T <sub>A</sub> 2      | 3GPP2-mode operating temperature                                       | -30     | +25              | +60      | °C   |



| (ambient)                       |     |     |     |    |
|---------------------------------|-----|-----|-----|----|
| 3GPP-mode operating temperature | -20 | +25 | +60 | °C |
| (ambient)                       |     |     |     |    |

- 1. Typical voltages represent the recommended output settings of the companion PMIC device.
- 2. These temperature ranges are defined by the 3GPP and 3GPP2 system specifications.

#### **Table 28 Operating voltages**

### 8.2.1 Core and memory voltage minimization (retention mode)

The APM supports VDD minimization, also known as VDD\_CORE retention mode. This technique reduces the leakage of the digital logic by reducing VDD to the minimum required to maintain the register and memory state.

The V(MIN) for state retention is found through characterization. As in any normal distribution, retention voltages vary across devices. Three fuses are blown to set the core voltage in retention mode. Two fuses are blown to set the memory voltage in retention mode. These fuses are used by software.

| VDD_CORE | Bit 31 (MSB) | Bit 30 | Bit 29 (LSB) |
|----------|--------------|--------|--------------|
| 0.4 V    | 1            | 0      | 0            |
| 0.45 V   | 0            | 1      | 1            |
| 0.5 V    | 0            | 1      | 0            |
| 0.55 V   | 0            | 0      | 1            |
| 0.6 V    | 0            | 0      | 0            |

Table 29 Core voltage in retention mode 12

- 1. The VDD\_CORE voltages specified are PMIC settings.
- 2. For fuse locations listed in this table, refer to register 0x00070134.

| VDD_MEM | Bit 4 (MSB) | Bit 3 | Bit 2 (LSB) |
|---------|-------------|-------|-------------|
| 0.49 V  | 1           | 0     | 0           |
| 0.55 V  | 0           | 1     | 1           |
| 0.58 V  | 0           | 1     | 0           |
| 0.65 V  | 0           | 0     | 1           |
| 0.7 V   | 0           | 0     | 0           |

Table 30 Memory voltage in retention mode 12

- 1. The VDD\_MEM voltages specified are PMIC settings.
- 2. For fuse locations listed in this table, refer to register 0x00070148.

| VDD_APC Bit 22 (MSB) Bit 21 Bit 20 (LSB) |
|------------------------------------------|
|------------------------------------------|



| 0.4 V  | 1 | 0 | 0 |
|--------|---|---|---|
| 0.4 V  | 1 | U | U |
| 0.45 V | 0 | 1 | 1 |
| 0.5 V  | 0 | 1 | 0 |
| 0.55 V | 0 | 0 | 1 |
| 0.6 V  | 0 | 0 | 0 |

Table 31 APC voltage in retention mode 123

- 1. The VDD\_APC voltages specified are PMIC settings.
- 2. For fuse locations listed in this table, refer to register 0x0007014C.
- 3. VDD\_APC is typically turned OFF in retention mode. However, depending on the use case, software can put the VDD\_APC rail in retention voltage.

### 8.3 Power distribution network

The impedances of the distribution networks that deliver power to the APQ device are critical to its supply voltages, not just at DC but over a wide range of frequencies. An inadequate PDN could cause the minimum/maximum values listed in Table 32 and Table 33 to be violated. Table 34 lists the PDN maximum impedance specifications.

|              | Maximum impe                              | dance (mΩ) | Port          | Pin number of      | Pin number of                   |
|--------------|-------------------------------------------|------------|---------------|--------------------|---------------------------------|
| Power domain | Power domain DC-10 Hz 10 Hz-25 MHz number |            | positive port | negative port      |                                 |
| VDD_APC      | 2                                         | 15         | 1             | All VDD_APC pins   | All GND pins                    |
| VDD_GFX      | 3                                         | 25         | 1             | All VDD_GFX pins   | All GND pins                    |
| VDD_MODEM    | 10                                        | 30         | 1             | All VDD_MODEM pins | All GND pins                    |
| VDD_CORE     | 8                                         | -          | 1             | All VDD_CORE pins  | All GND pins                    |
| VDD_MEM      | 8                                         | _          | 1             | All VDD_MEM pins   | All GND pins                    |
| VDD_SSC_CORE | 50                                        | 85         | 1             | J29, L25, L27, L29 | J27, J31, N23, N25,<br>N27, N31 |
| VDD SSC MEM  | 150                                       | 200        | 1             | N29                | N27, N31                        |

Table 32 APQ8096 PDN specifications – lumped

| Power domain | Maximum impedance (mΩ) 10 Hz–25 MHz | Port<br>number | Pin number of positive port | Pin number of negative port                      |
|--------------|-------------------------------------|----------------|-----------------------------|--------------------------------------------------|
| VDD_APC      | 64                                  | 1              | R9, R11, R13                | N9, N11, N13, N15, P8, T8, U9, U11, U13, U15     |
|              | 64                                  | 2              | R17, R19, R21               | N15, N17, N19, N21, N23, U15, U17, U19, U21, U23 |
|              | 64                                  | 3              | AC9, AC11, AG9, AG11        | Y8, AA9, AA11, AE9, AE11, AJ11                   |



| Power domain | Maximum impedance (mΩ) 10 Hz-25 MHz | Port<br>number | Pin number of positive port                                                     | Pin number of negative port                                                                                                  |
|--------------|-------------------------------------|----------------|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|
|              | 64                                  | 4              | AC16, AC21, AG16,<br>AG21                                                       | AA15, AA17, AA19, AA21, AE21, AE23, AJ15,<br>AJ17, AJ19, AJ21, AJ23                                                          |
| VDD_GFX      | 64                                  | 1              | AW31, AW33, AW35                                                                | AU29, AU31, AU33, AU35, BA31, BA33, BA35                                                                                     |
|              | 64                                  | 2              | AW41, AW43                                                                      | AU43, BA41, BA43, BB42                                                                                                       |
| VDD_MODEM    | 64                                  | 1              | L33, L35                                                                        | J31, J35, N31, N33, N35, N37                                                                                                 |
|              | 85                                  | 2              | L41                                                                             | J39, J43, N39, N41, N43                                                                                                      |
|              | 70                                  | 3              | R39, R41, R43                                                                   | N37, N39, N41, N43, U37, U39, U41                                                                                            |
|              | 70                                  | 4              | W41, W43                                                                        | U39, U41, AA39, AA41, AA43                                                                                                   |
| VDD_CORE     | 90                                  | 1              | F12                                                                             | F14, G13, H12, J11, J13                                                                                                      |
|              | 64                                  | 2              | J25, L21, L23                                                                   | J21, J27, N19, N21, N23, N25                                                                                                 |
|              | 80                                  | 3              | L37, L39                                                                        | J35, J39, N35, N37, N39, N41                                                                                                 |
|              | 64                                  | 4              | N7, V8                                                                          | N9, P8, T8, U9, Y8                                                                                                           |
|              | 35                                  | 5              | R25, R27, R29                                                                   | N23, N25, N27, N31, U23, U25, U31                                                                                            |
|              | 40                                  | 6              | W25, W27, W29,<br>AC25, AC27,<br>AC29, AG23,<br>AG25, AG31,<br>AG33, AL25, AL27 | U23, U25, U31, AA25, AA27, AA29,<br>AE21, AE23, AE25, AE27, AE29,<br>AE31, AE33, AJ21, AJ23, AJ25, AJ27,<br>AJ29, AJ31, AJ33 |
|              | 64                                  | 7              | AC37, AC39,<br>AC41, AC43,<br>AG43, AG45                                        | AA35, AA37, AA39, AA41, AA43,<br>AC45, AE35, AE37, AE39, AE41,<br>AE43, AE45, AF46, AJ43                                     |
|              | 64                                  | 8              | AL11, AL13, AL15,<br>AL17, AL19, AR13,<br>AR15                                  | AJ11, AJ13, AJ15, AJ17, AJ19, AJ21,<br>AL9, AN9, AN11, AN13, AN15, AN17,<br>AN19, AN21, AU11, AU13, AU15,<br>AU17            |
|              | 64                                  | 9              | AR21, AR23                                                                      | AN19, AN21, AN23, AU19, AU21,<br>AU23, AU25                                                                                  |
|              | 64                                  | 10             | AR27, AR29                                                                      | AN29, AN31, AU25, AU27, AU29,<br>AU31                                                                                        |
|              | 64                                  | 11             | AW9, AW11                                                                       | AU9, AU11, AU13, BA11, BB10, BC9                                                                                             |
|              | 64                                  | 12             | AW17, AW19                                                                      | AU15, AU17, AU19, AU21, BA15,<br>BA17, BA19, BA21, BB18                                                                      |
|              | 64                                  | 13             | AW25, AW27                                                                      | AU23, AU25, AU27, AU29, BA23,<br>BA25, BA29, BB24, BB30                                                                      |
|              | 100                                 | 14             | BA37                                                                            | BA35, BA39, BB38                                                                                                             |
|              | 100                                 | 15             | BA45                                                                            | BA41, BA43, BB42                                                                                                             |
| VDD_MEM      | 90                                  | 1              | H10                                                                             | H12, J9, J11                                                                                                                 |
|              | 85                                  | 2              | L31                                                                             | H32, J31, N31                                                                                                                |
|              | 80                                  | 3              | L43                                                                             | J43, N41, N43                                                                                                                |
|              | 80                                  | 4              | R7                                                                              | N9, P8, T8, U9                                                                                                               |
|              | 64                                  | 5              | R15                                                                             | N13, N15, N17, U13, U15, U17                                                                                                 |
|              | 64                                  | 6              | R23                                                                             | N21, N23, N25, U21, U23, U25                                                                                                 |
|              | 50                                  | 7              | R35, R37, U27,<br>U29, W37, W39,<br>AC33, AC35                                  | N33, N35, N37, N39, U25, U31, U33,<br>U35, U37, U41, AA35, AA37, AA39,<br>AA41, AE31, AE33, AE35, AE37                       |



| Power domain | Maximum impedance (mΩ) 10 Hz–25 MHz | Port<br>number | Pin number of positive port | Pin number of negative port                                                        |
|--------------|-------------------------------------|----------------|-----------------------------|------------------------------------------------------------------------------------|
|              | 90                                  | 8              | AC7                         | Y8, AA9, AE9                                                                       |
|              | 64                                  | 9              | AC23                        | AA21, AA25, AE21, AE23, AE25                                                       |
|              | 70                                  | 10             | AE16                        | AA15, AA17, AJ15, AJ17                                                             |
|              | 64                                  | 11             | AG27, AG29                  | AE25, AE27, AE29, AE31, AJ25, AJ27,<br>AJ29, AJ31                                  |
|              | 64                                  | 12             | AL21, AL23, AR17,<br>AR19   | AJ19, AJ21, AJ23, AJ25, AN15, AN17,<br>AN19, AN21, AN23, AU15, AU17,<br>AU19, AU21 |
|              | 64                                  | 13             | AL29, AL31, AL33,<br>AL35   | AJ27, AJ29, AJ31, AJ33, AJ35, AN27,<br>AN29, AN31, AN33, AN35                      |
|              | 64                                  | 14             | AL43, AL45, AU45            | AJ41, AJ43, AN43, AU43                                                             |
|              | 80                                  | 15             | AP41                        | AN43, AU43                                                                         |
|              | 64                                  | 16             | AR9, AR11                   | AN9, AN11, AN13, AU9, AU11, AU13                                                   |
|              | 64                                  | 17             | AW13, AW15                  | AU11, AU13, AU15, AU17, BA11,<br>BA13, BA15, BA17                                  |
|              | 64                                  | 18             | AW21, AW23                  | AU19, AU21, AU23, AU25, BA19,<br>BA21, BA23, BA25, BB22, BB24                      |
|              | 64                                  | 19             | AW29                        | AU27, AU29, AU31, BA29, BA31,<br>BB30                                              |
|              | 64                                  | 20             | AW37, AW39                  | AU35, BA35, BA39, BA41, BB38                                                       |

Table 33 APQ8096 PDN specifications – distributed

| Power domain             | , , , , , , , , , , , , , , , , , , , , |                   |       |       | Port<br>number | Pin<br>number<br>of<br>positive<br>port | Pin number<br>Of<br>negative port |   |     |                                                                                  |
|--------------------------|-----------------------------------------|-------------------|-------|-------|----------------|-----------------------------------------|-----------------------------------|---|-----|----------------------------------------------------------------------------------|
|                          | Lumped<br>DC                            | Distributed<br>DC | 1 MHz | 5 MHz | 9 MHz          | 25 MHz                                  | 300 MHz                           |   |     |                                                                                  |
|                          |                                         |                   |       |       |                |                                         |                                   |   |     | T45 T44 T46                                                                      |
| VDD_EBI_PHY <sup>1</sup> | 20                                      | 53                | 1000  | 200   | 200            | 481                                     | 5448                              | 1 |     | E15, F14, F16,<br>F18, F20, F22,<br>G13, G17, G19,<br>G21, H12,<br>J11, J17, J21 |
|                          |                                         |                   | 1000  | 200   | 200            | 481                                     | 5448                              | 2 | J19 | E15, F14, F16,<br>F18, F20, F22,<br>G13, G17, G19,<br>G21, H12,<br>J11, J17, J21 |
|                          |                                         |                   | 1000  | 200   | 200            | 481                                     | 5448                              | 3 | J23 | E15, F14, F16,<br>F18, F20, F22,<br>G13, G17, G19,<br>G21, H12,                  |



| Power domain | Maximum<br>impedance (m ) |                   | Max   | kimum et | ffective in | mpedance | e (m )  | Port<br>number | Pin<br>number<br>of<br>positive<br>port | Pin number<br>Of<br>negative port                                                                                                          |
|--------------|---------------------------|-------------------|-------|----------|-------------|----------|---------|----------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
|              | Lumped<br>DC              | Distributed<br>DC | 1 MHz | 5 MHz    | 9 MHz       | 25 MHz   | 300 MHz |                | •                                       |                                                                                                                                            |
|              |                           |                   |       |          |             |          |         |                |                                         | J11, J17, J21                                                                                                                              |
|              |                           | 53                | 1000  | 200      | 200         | 481      | 5448    | 4              | J33                                     | F32, F34, F36,<br>F38, F40, F42,<br>G35, G37, G39,<br>G43, H32,<br>J35, J39, J43, J45                                                      |
|              |                           |                   | 1000  | 200      | 200         | 481      | 5448    | 5              | J37                                     | F32, F34, F36,<br>F38, F40, F42,<br>G35, G37, G39,<br>G43, H32,<br>J35, J39, J43, J45                                                      |
|              |                           |                   | 1000  | 200      | 200         | 481      | 5448    | 6              | J41                                     | F32, F34, F36,<br>F38, F40, F42,<br>G35, G37, G39,<br>G43, H32,<br>J35, J39, J43, J45                                                      |
|              |                           | 53                | 1000  | 200      | 200         | 481      | 5448    | 7              | BB12                                    | BA11, BA13,<br>BA15, BA17,<br>BA19, BA21,<br>BB10, BB14,<br>BB18, BB22, BC9,<br>BD10,<br>BD14, BD18,<br>BE11, BE13,<br>BE15, BE17,<br>BE19 |
|              |                           |                   | 1000  | 200      | 200         | 481      | 5448    | 8              | BB16                                    | BA11, BA13,<br>BA15, BA17,<br>BA19, BA21,<br>BB10, BB14,<br>BB18, BB22, BC9,<br>BD10,<br>BD14, BD18,<br>BE11, BE13,<br>BE15, BE17,<br>BE19 |
|              |                           |                   | 1000  | 200      | 200         | 481      | 5448    | 9              | BB20                                    | BA11, BA13,<br>BA15, BA17,<br>BA19, BA21,<br>BB10, BB14,<br>BB18, BB22, BC9,                                                               |



| Power domain                     |              | Maximum<br>ance (m ) | Max   | ximum ef | ffective in | mpedance | e (m )  | Port<br>number | Pin<br>number<br>of<br>positive<br>port | Pin number<br>Of<br>negative port                                                                    |
|----------------------------------|--------------|----------------------|-------|----------|-------------|----------|---------|----------------|-----------------------------------------|------------------------------------------------------------------------------------------------------|
|                                  | Lumped<br>DC | Distributed<br>DC    | 1 MHz | 5 MHz    | 9 MHz       | 25 MHz   | 300 MHz |                |                                         |                                                                                                      |
|                                  |              |                      |       |          |             |          |         |                |                                         | BD10,<br>BD14, BD18,<br>BE11, BE13,<br>BE15, BE17,<br>BE19                                           |
| VDD_EBI_PHY <sup>1</sup> (cont.) | 20           | 53                   | 1000  | 200      | 200         | 481      | 5448    | 10             | BB36                                    | BA35, BA39,<br>BA41, BA43,<br>BB38, BB42,<br>BD38, BD42,<br>BE35, BE37,<br>BE39, BE41,<br>BE43, BE45 |
|                                  |              |                      | 1000  | 200      | 200         | 481      | 5448    | 11             | BB40                                    | BA35, BA39,<br>BA41, BA43,<br>BB38, BB42,<br>BD38, BD42,<br>BE35, BE37,<br>BE39, BE41,<br>BE43, BE45 |
|                                  |              |                      | 1000  | 200      | 200         | 481      | 5448    | 12             | BB44                                    | BA35, BA39,<br>BA41, BA43,<br>BB38, BB42,<br>BD38, BD42,<br>BE35, BE37,<br>BE39, BE41,<br>BE43, BE45 |
| VDD_EBI_IO <sup>1</sup>          | 9            | 38                   | 972   | 199      | 199         | 356      | 4325    | 1              | H14, H16                                | E15, F14, F16,<br>F18, F20, F22,<br>G13, G17, G19,<br>G21, H12,<br>J11, J17, J21                     |
|                                  |              |                      | 972   | 199      | 199         | 356      | 4325    | 2              | H18, H20                                | E15, F14, F16,<br>F18, F20, F22,<br>G13, G17, G19,<br>G21, H12,<br>J11, J17, J21                     |
|                                  |              |                      | 972   | 199      | 199         | 356      | 4325    | 3              | H22, H24                                | E15, F14, F16,<br>F18, F20, F22,<br>G13, G17, G19,<br>G21, H12,<br>J11, J17, J21                     |



| Power domain            | Maximum<br>impedance (m ) |                   |       |       | e (m ) | Pin<br>number<br>Port of<br>positive<br>number port |         | Pin number<br>Of<br>negative port |               |                                                                                                                                            |
|-------------------------|---------------------------|-------------------|-------|-------|--------|-----------------------------------------------------|---------|-----------------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------|
|                         | Lumped<br>DC              | Distributed<br>DC | 1 MHz | 5 MHz | 9 MHz  | 25 MHz                                              | 300 MHz |                                   |               |                                                                                                                                            |
|                         |                           | 38                | 972   | 199   | 199    | 356                                                 | 4325    | 4                                 | Н34, Н36      | F32, F34, F36,<br>F38, F40, F42,<br>G35, G37, G39,<br>G43, H32,<br>J35, J39, J43, J45                                                      |
|                         |                           |                   | 972   | 199   | 199    | 356                                                 | 4325    | 5                                 | H38, H40      | F32, F34, F36,<br>F38, F40, F42,<br>G35, G37, G39,<br>G43, H32,<br>J35, J39, J43, J45                                                      |
|                         |                           |                   | 972   | 199   | 199    | 356                                                 | 4325    | 6                                 | H42, H44      | F32, F34, F36,<br>F38, F40, F42,<br>G35, G37, G39,<br>G43, H32,<br>J35, J39, J43, J45                                                      |
| VDD_EBI_IO <sup>1</sup> | 9                         | 38                | 972   | 199   | 199    | 356                                                 | 4325    | 7                                 | BC11,<br>BC13 | BA11, BA13,<br>BA15, BA17,<br>BA19, BA21,<br>BB10, BB14,<br>BB18, BB22, BC9,<br>BD10,<br>BD14, BD18,<br>BE11, BE13,<br>BE15, BE17,         |
|                         |                           | 97                | 972   | 199   | 199    | 356                                                 | 4325    | 8                                 | BC15,<br>BC17 | BA11, BA13,<br>BA15, BA17,<br>BA19, BA21,<br>BB10, BB14,<br>BB18, BB22, BC9,<br>BD10,<br>BD14, BD18,<br>BE11, BE13,<br>BE15, BE17,         |
|                         |                           |                   | 972   | 199   | 199    | 356                                                 | 4325    | 9                                 | BC19,<br>BC21 | BA11, BA13,<br>BA15, BA17,<br>BA19, BA21,<br>BB10, BB14,<br>BB18, BB22, BC9,<br>BD10,<br>BD14, BD18,<br>BE11, BE13,<br>BE15, BE17,<br>BE19 |



| Power domain   |              | Maximum<br>ance (m ) | Maximum effective impedance (m ) |       | · (m )    | Pin<br>number<br>Port of<br>positive<br>number port |         | Pin number<br>Of<br>negative port |               |                                                                                                      |
|----------------|--------------|----------------------|----------------------------------|-------|-----------|-----------------------------------------------------|---------|-----------------------------------|---------------|------------------------------------------------------------------------------------------------------|
|                | Lumped<br>DC | Distributed<br>DC    | 1 MHz                            | 5 MHz | 9 MHz     | 25 MHz                                              | 300 MHz |                                   |               |                                                                                                      |
|                |              | 38                   | 972                              | 199   | 199       | 356                                                 | 4325    | 10                                | BC35,<br>BC37 | BA35, BA39,<br>BA41, BA43,<br>BB38, BB42,<br>BD38, BD42,<br>BE35, BE37,<br>BE39, BE41,<br>BE43, BE45 |
|                |              |                      | 972                              | 199   | 199       | 356                                                 | 4325    | 11                                | BC39,<br>BC41 | BA35, BA39,<br>BA41, BA43,<br>BB38, BB42,<br>BD38, BD42,<br>BE35, BE37,<br>BE39, BE41,<br>BE43, BE45 |
|                |              |                      | 972                              | 199   | 199       | 356                                                 | 4325    | 12                                | BC43,<br>BC45 | BA35, BA39,<br>BA41, BA43,<br>BB38, BB42,<br>BD38, BD42,<br>BE35, BE37,<br>BE39, BE41,<br>BE43, BE45 |
|                |              | DC                   | 1 MHz                            | 3 MHz | 10<br>MHz | 25 MHz                                              | 300 MHz |                                   |               |                                                                                                      |
| VDD_EBI_IO_ISO | (            | 60                   | 804                              | 196   | 196       | 388                                                 | 5087    | 1                                 | B16           | A15                                                                                                  |
|                | (            | 60                   | 804                              | 196   | 196       | 388                                                 | 5087    | 2                                 | D40           | B40                                                                                                  |
|                | (            | 60                   | 804                              | 196   | 196       | 388                                                 | 5087    | 3                                 | BH16          | BK16                                                                                                 |
|                | (            | 60                   | 804                              | 196   | 196       | 388                                                 | 5087    | 4                                 | BH40          | BK40                                                                                                 |

<sup>1.</sup> Meeting both lumped and distributed DC specifications is required.

Table 34 APQ8096 PDN specifications – EBI



### 8.4 Power sequencing

The PMIC includes power on circuits that provide the proper power on sequencing for the entire APQ8096 chipset. The supplies are turned on as groups of regulators that are selected by the hardware configuration of some PMIC pins. There will be a hardware default sequence that can be used, however the programmable boot sequence (PBS) module of the PMIC allows for programming of any other sequence required.

A high-level summary of the required default power-on sequence:

- 1. VDD\_MEM (on-chip memory), VDD\_USB\_HS\_CORE (USB digital core circuits HS1, HS2)
- 2. VDD\_EBI\_PHY, VDD\_EBI\_IO, and VDD\_EBI\_IO\_ISO (EBIO/1 circuits)
- 3. VDD\_CORE (digital core circuits)
- 4. VREF SDC/VREF UIM/VREF APC (SDC/UIM reference voltage)
- 5. VDD\_P3 (I/Os), VDD\_P7 (SDC1), and VDD\_DDR\_CORE\_1P8 (DDR memory core 1.8 V)
- 6. SLEEP\_CLK (32.768 MHz)
- 7. VDD\_PLL3 (PLL circuitry 1.8 V), VDD\_UFS\_1P8 (UFS 1.8 V circuits), VDD\_USB\_1P8 (USB 1.8 V circuits), VDD\_PCIE\_1P8 (PCIe I/O circuits), VDD\_HDMI2 (HDMI 1.8 V circuits), VDD\_P9 (CXO\_2), and VDD\_P11 (CXO)
- 8. VDD\_P1 (EBI and DDR I/Os), VDD\_DDR\_CORE\_1P1 (DDR core 1.1 V), and VREF\_EBI (EBIO and EBI1 DQ and CA reference voltage)
- 9. VDD\_USB\_HS\_3P1 (USB 3 V circuits)
- 10. VDD P10 (UFS I/O)
- 11. VDD\_PLL2 and VDD\_PLL2\_ISO (PLL circuitry 1.25 V), VDD\_MIPI\_CSI, and VDD\_MIPI\_DSI
- 12. VDD\_PLL1 and VDD\_PLL1\_ISO (PLL circuitry 0.925 V), VDD\_HDMI1 (HDMI 0.925 V circuits), VDD\_PCIE\_CORE (PCIe core circuits), VDD\_UFS\_CORE (UFS core circuits), and VDD\_USB\_SS\_CORE (USB digital core circuits SS)
- 13. VDD\_P2 (SDC2 I/O)



- 14. CXO (19.2 MHz for digital circuits)
- 15. VDD\_APCO (applications processor cluster 0)
- 16. CXO\_2 (19.2 MHz for analog circuits)

Comments regarding this sequence:

- The core voltage (VDD\_CORE) needs to power up before the pad circuits (VDD\_PX), so that the internal circuits can take control of the I/Os and pads.
- If pad voltages power up first, the output drivers might be stuck in unknown states, and might cause large leakage currents until VDD CORE powers on.
- The general-purpose pad voltage (VDD\_P3) needs to precede the analog voltages (VDD\_AX).
- Any other appropriate supplies can be powered on by software after the sequence is completed.
- Each domain needs to reach its 90% value before the next domain starts ramping up. For example, when VDD\_CORE reaches 90% of its value, the VDD\_P3 supply can start ramping up.

#### 8.4.1 Dhrystone and rock bottom maximum power

Table 35 lists the values for Dhrystone and rock bottom power specifications.

| APQ version  | Kryo quad-core Dhrystone (W) at 85°C (Tj) <sup>1</sup> <sup>2</sup> | Rock bottom (mW) at 30°C (Tj) <sup>4</sup> |
|--------------|---------------------------------------------------------------------|--------------------------------------------|
| APQ8096      | 8.0                                                                 | 9.7                                        |
| APQ8096SG-AC | 8.0                                                                 | 9.7                                        |
| APQ8096SG-AB | 7.0                                                                 | 9.7                                        |

- 1. This Kryo quad core Dhrystone specification applies to APQ8096 and APQ8096SG CS devices.
- 2. Dhrystone power should be measured on the VDD\_APC rail, at the point right before PDN capacitors (with a small serial sampling resistor inserted if necessary).
- 3. Measurement sampling rate should be > 1.25 Msps (or < 0.8  $\mu$ s), and average window should be > 1 ms (or > 1250 samples).a.b.
- 4. Rock bottom (VDD\_CORE and VDD\_MEM) should be measured at VDD\_CORE and VDD\_MEM rails when VDD\_CORE and VDD\_MEM are at retention voltage.

Table 35 Dhrystone and rock bottom maximum power for APQ8096 devices

#### 8.4.2 Digital logic characteristics

A digital I/O's performance specification depends on its pad type, its usage, and/or its supply voltage:

 Some are dedicated for interconnections between the APQ device and other ICs within the QTI chipset; therefore, specifications are not required.



- Some are defined by existing standards, such as I2C and SPI. QTI devices comply with those standards; therefore, additional specifications are not required.
- All other digital I/Os require performance specifications.

| Parameter | Description                                               | Min             | Max             | Units   |
|-----------|-----------------------------------------------------------|-----------------|-----------------|---------|
| VIH       | High-level input voltage, CMOS/Schmitt, (hihys_en = LOW)  | 0.65 × VDD_Px   | VDD_Px + 0.3 V  | V       |
| VIL       | Low-level input voltage, CMOS/Schmitt, (hihys_en = LOW)   | -0.3 V          | 0.35 × VDD_Px   | V       |
| VIH       | High-level input voltage, CMOS/Schmitt, (hihys_en = HIGH) | 0.7 × VDD_Px    | VDD_Px + 0.3 V  | V       |
| VIL       | Low-level input voltage, CMOS/Schmitt, (hihys_en = HIGH)  | -0.3 V          | 0.3 × VDD_Px    | V       |
| VSHYS     | Schmitt hysteresis voltage,<br>(hihys_en = LOW)           | 100             | -               | mV      |
| VSHYS     | Schmitt hysteresis voltage,<br>(hihys_en = HIGH)          | 300             | _               | mV      |
| IIH       | Input high leakage current (note1)                        | -               | 1               | μΑ      |
| IIL       | Input low leakage current (note1)                         | -1              | -               | μΑ      |
| IIHPD     | Input high leakage current with pull-down                 | 27.5 (60<br>K)  | 97.5 (20<br>K)  | μA<br>Ω |
| IILPU     | Input low leakage current with pull-up                    | -97.5<br>(20 K) | -27.5<br>(60 K) | μA<br>Ω |
| IOZH      | High-level, tri-state leakage current <sup>1</sup>        | -               | 1               | μΑ      |
| IOZL      | Low-level, tri-state leakage current <sup>1</sup>         | -1              | -               | μΑ      |
| IOZHPD    | High-level, tri-state leakage current with pull-down      | 27.5 (60<br>K)  | 97.5 (20<br>K)  | μA<br>Ω |
| IOZLPU    | Low-level, tri-state leakage current with pull-up         | 97.5 (20<br>K)  | 27.5 (60<br>K)  | μA<br>Ω |
| IOZHKP    | High-level, tri-state leakage current with keeper 2       | -22.5<br>(20 K) | -7.5 (60<br>K)  | μA<br>Ω |
| IOZLKP    | Low-level, tri-state leakage current with keeper 2        | 7.5 (60<br>K)   | 22.5 (20<br>K)  | μA<br>Ω |
| VOH       | High-level output voltage, CMOS                           | VDD_Px - 0.45   | VDD_Px          | V       |
| VOL       | Low-level output voltage, CMOS                            | 0.0             | 0.45            | V       |

- 1. Pin voltage = VDD\_Px maximum. For keeper pins, pin voltage = VDD\_Px maximum 0.45 V.
- 2. Pin voltage = GND and supply = VDD\_Px maximum. For keeper pins, pin voltage = 0.45 V and supply = VDD\_Px maximum.

Table 36 DC specification of VDD\_P3 = 1.8 V GPIOs



| Parameter | VDDP  | Min             | Тур | Max            |
|-----------|-------|-----------------|-----|----------------|
| VOH       | 1.8 V | VDD_Px - 0.45 V | _   | _              |
| VOL       | 1.8 V | ı               | ı   | 0.45 V         |
| VIH       | 1.8 V | 0.65 × VDD_Px   | _   | VDD_Px + 0.3 V |
| VIL       | 1.8 V | -0.3 V          | 1   | 0.35 × VDD_Px  |

Table 37 Digital I/O characteristics for VDD\_P7 = 1.8 V nominal (SDC1)

| Parameter   | Description                           | Min            | Тур | Max            | Units |
|-------------|---------------------------------------|----------------|-----|----------------|-------|
| VIH         | High-level input voltage              | 0.625 × VDD_Px | _   | VDD_P + 0.3    | V     |
| VIL         | Low-level input voltage               | -0.3           | _   | 0.25 × VDD_Px  | V     |
| VHYS        | Schmitt hysteresis voltage            | 100            | _   | _              | mV    |
| IIH         | Input high leakage current            | -              | _   | 10             | μΑ    |
| IIL         | Input low leakage current             | -10            | _   | _              | μΑ    |
| IOZH        | High-level, tri-state leakage current | _              | _   | 10             | μА    |
| IOZL        | Low-level, tri-state leakage current  | -10            | _   | _              | μΑ    |
| Rpullup     | Pull-up resistance                    | 10 K           | _   | 100 K          | Ω     |
| Rpulldown   | Pull-down resistance                  | 10 K           | _   | 100 K          | Ω     |
| Rkeeperup   | Keeper-up resistance                  | 10 K           | _   | 100 K          | Ω     |
| Rkeeperdown | Keeper-down resistance                | 10 K           | _   | 100 K          | Ω     |
| VOH         | High-level output voltage             | 0.75 × VDD_Px  | _   | VDD_Px         | V     |
| VOL         | Low-level output voltage              | 0.0            | _   | 0.125 × VDD_Px | V     |

Table 38 Digital I/O characteristics for VDD\_P2 = 2.95 V nominal (SDC2)

| Parameter   | Description                           | Min  | Тур | Max   | Units |
|-------------|---------------------------------------|------|-----|-------|-------|
| VIH         | High-level input voltage              | 1.27 | _   | 2     | V     |
| VIL         | Low-level input voltage               | -0.3 | _   | 0.58  | V     |
| VHYS        | Schmitt hysteresis voltage            | 100  | _   | _     | mV    |
| IIH         | Input high leakage current            | _    | _   | 5     | μΑ    |
| IIL         | Input low leakage current             | -5   | _   | _     | μΑ    |
| IOZH        | High-level, tri-state leakage current | -    | -   | 5     | μΑ    |
| IOZL        | Low-level, tri-state leakage current  | -5   | _   | -     | μΑ    |
| Rpullup     | Pull-up resistance                    | 10 K | _   | 100 K | Ω     |
| Rpulldown   | Pull-down resistance                  | 10 K | _   | 100 K | Ω     |
| Rkeeperup   | Keeper-up resistance                  | 10 K | _   | 100 K | Ω     |
| Rkeeperdown | Keeper-down resistance                | 10 K | _   | 100 K | Ω     |
| VOH         | High-level output voltage(note2)      | 1.4  | -   | _     | V     |
| VOL         | Low-level output voltage              | _    | -   | 0.45  | V     |

Table 39 Digital I/O characteristics for VDD\_P2 = 1.8 V nominal (SDC2)



| Parameter   | Description                             | Min          | Тур | Max          | Units |
|-------------|-----------------------------------------|--------------|-----|--------------|-------|
| VIH         | High-level input voltage <sup>1</sup>   | 0.7 × VDD_Px | -   | VDD_Px + 0.3 | V     |
| VIL         | Low-level input voltage <sup>1</sup>    | -0.3         | _   | 0.2 × VDD_Px | V     |
| VHYS        | Schmitt hysteresis voltage <sup>1</sup> | 100          | -   | -            | mV    |
| IIH         | Input high leakage current              | -20          | _   | 20           | μΑ    |
| IIL         | Input low leakage current               | _            | _   | 1000         | μΑ    |
| IOZH        | High-level, tri-state leakage current   | _            | _   | 10           | μΑ    |
| IOZL        | Low-level, tri-state leakage current    | -10          | _   | _            | μΑ    |
| Rpullup     | Pull-up resistance                      | 10 K         | _   | 100 K        | Ω     |
| Rpulldown   | Pull-down resistance                    | 10 K         | _   | 100 K        | Ω     |
| Rkeeperup   | Keeper-up resistance                    | 10 K         | _   | 100 K        | Ω     |
| Rkeeperdown | Keeper-down resistance                  | 10 K         | _   | 100 K        | Ω     |
| VOH         | High-level output voltage <sup>2</sup>  | 0.8 × VDD_Px | _   | VDD_Px       | V     |
| VOL         | Low-level output voltage <sup>2</sup>   | 0.0          | _   | 0.4          | V     |

- 1. VIH and VIL are only applicable for I/O signal.
- 2. UICC specifies VOL =  $0.2 \times VDD_Px$  (RST, CLK) and  $0.4 \vee (I/O)$  and VOH =  $0.8 \times VDD_Px$  (RST) and  $0.7 \times VDD_Px$  (CLK, I/O). The worse-case VOL and VOH are used in the table.

Table 40 Digital I/O characteristics for VDD\_Px = 2.95 V nominal (UIM1 and UIM2 – Class B)

| Parameter   | Description                             | Min          | Тур | Max          | Units |
|-------------|-----------------------------------------|--------------|-----|--------------|-------|
| VIH         | High-level input voltage <sup>1</sup>   | 0.7 × VDD_Px | _   | VDD_Px + 0.3 | V     |
| VIL         | Low-level input voltage <sup>1</sup>    | -0.3         | _   | 0.2 × VDD_Px | V     |
| VHYS        | Schmitt hysteresis voltage <sup>1</sup> | 100          | _   | _            | mV    |
| IIH         | Input high leakage current              | -20          | -   | 20           | μΑ    |
| IIL         | Input low leakage current               | _            | _   | 1000         | μΑ    |
| IOZH        | High-level, tri-state leakage           | _            | _   | 5            | μΑ    |
|             | current                                 |              |     |              |       |
| IOZL        | Low-level, tri-state leakage            | -5           | _   | _            | μΑ    |
|             | current                                 |              |     |              |       |
| Rpullup     | Pull-up resistance                      | 10 K         | _   | 100 K        | Ω     |
| Rpulldown   | Pull-down resistance                    | 10 K         | _   | 100 K        | Ω     |
| Rkeeperup   | Keeper-up resistance                    | 10 K         | _   | 100 K        | Ω     |
| Rkeeperdown | Keeper-down resistance                  | 10 K         | _   | 100 K        | Ω     |
| VOH         | High-level output voltage <sup>2</sup>  | 0.8 × VDD_Px | _   | VDD_Px       | V     |
| VOL         | Low-level output voltage <sup>2</sup>   | 0.0          | -   | 0.4          | V     |

- 1. VIH and VIL are only applicable for I/O signal.
- 2. UICC specifies VOL =  $0.2 \times VDD_Px$  (RST, CLK) and 0.4 V (I/O) and VOH =  $0.8 \times VDD_Px$  (RST) and  $0.7 \times VDD_Px$  (CLK, I/O). The worse-case VOL and VOH are used in the table.

Table 41 Digital I/O characteristics for VDD\_Px = 1.8 V nominal (UIM1 and UIM2 – Class B)



In all digital I/O cases, VOL and VOH are linear functions (Figure 99) with respect to the drive current (drive currents are given in

Table 7). They can be calculated using these relationships:

$$Vol\left[\max\right] = \frac{\% drive \times 450}{100} \ mV$$

$$Voh[\min] = Vdd - px - \left(\frac{\% drive \times 450}{100}\right) mV$$



Figure 9 IV curve for VOL and VOH (valid for all VDD\_Px)

## 8.5 Timing characteristics

Specifications for the device timing characteristics are included (where appropriate) under each function's section, along with all its other performance specifications. Some general comments about timing characteristics and pertinent pad design methodologies are included here.

NOTE All APQ8096 devices are characterized with actively terminated loads; therefore, all baseband timing parameters in this document assume no bus loading. This is described further in <u>Section 8.5.2</u>.



#### 8.5.1 Timing diagram conventions

The conventions used within timing diagrams throughout this document are shown in Figure 10



**Figure 10 Timing diagram conventions** 

For each signal in the diagram:

- One clock period (T) extends from one rising clock edge to the next rising clock edge.
- The high level represents 1, the low level represents 0, and the middle level represents the floating (high-impedance) state.
- When both the high and low levels are shown over the same time interval, the meaning depends on the signal type:
  - For a bus-type signal (multiple bits) the processor or external interface is driving a value, but that value may or may not be valid.
  - For a single signal indicates don't care.

#### 8.5.2 Rise and fall time specifications

The testers that characterize APQ8096 devices have actively terminated loads, making the rise and fall times quicker (mimicking a no-load condition). The impact that different external load conditions have on rise and fall times is shown in Figure 11





Figure 11 Rise and fall times under different load conditions

To account for external load conditions, rise or fall times must be added to parameters that start timing at the APQ device and terminate at an external device (or vice versa). Adding these rise and fall times is equivalent to applying capacitive load derating factors.



NOTE: Board designers should use the relevant APQ8096 IBIS File for this analysis.

### 8.5.3 Pad design

The APQ8096 device uses a generic CMOS pad driver design. The intent of the pad design is to create pin response and behaviour that is symmetric with respect to the associated VDD\_Px supply (Figure 8). The input switch point for pure input-only pads is designed to be VDD\_Px/2 (or 50% of VDD\_Px). The documented switch points (guaranteed over worst-case combinations of process, voltage, and temperature by both design and characterization) are 35% of VDD\_Px for VIL and 65% of VDD\_Px for VIH.



Figure 12 Digital Input signal switch points



Outputs (address, chip selects, clocks, etc.) are designed and characterized to source or sink a large DC output current (several mA) at the documented VOH (min) and VOL (max) levels over worst-case process/voltage/temperature. Because the pad output structures (Figure 9) are essentially CMOS drivers that may have a small amount of IR loss (estimated at less than 50 mV under worst-case conditions), the expected zero DC load outputs are estimated to be as follows:

- VOH ~ VDD Px 50 mV or more
- VOL ~ 50 mV or less



Figure 13 Output-pad equivalent circuit

The DC output drive strength can be approximated by linear interpolations between VOH (min) and VDD\_Px - 50 mV, and between VOL (max) and 50 mV. For example, an output pad driving low that guarantees 4.5 mA at VOL (max) will provide approximately 3.0 mA or more at  $2/3 \times [\text{VOL (max)} - 50 \text{ mV}]$ , and 1.5 mA or more at  $1/3 \times [\text{VOL (max)} - 50 \text{ mV}]$ . Likewise, an output pad driving high that guarantees 2.5 mA at VOH (min) will provide approximately 1.25 mA or more at  $\frac{1}{2} \times [\text{VDD}_Px - 50 \text{ mV} + \text{VOH (min)}]$ .

The output pads are essentially CMOS outputs with a corresponding FET-type output voltage/current transfer function. When an output pad is shorted to the opposite power rail, the pad is capable of sourcing or sinking ISC (SC = short-circuit) of current, where the magnitude of ISC is larger than the current capability at the intended output logic levels.

Since the target application includes a radio, output pads are designed to minimize output slew rates. Decreased slew rates limit high-frequency spectral components that tend to desensitize the companion radio.

Output drivers' rise time (t(r)) and fall time (t(f)) values are functions of board loading. Bidirectional pins include both input and output pad structures, and behave accordingly when used as inputs or outputs within the system. Both input and output behaviours were described above.



## 8.6 Memory support

All timing parameters in this document assume no bus loading. Rise/fall time numbers must be factored into the numbers in this document. For example, setup-time numbers will get worse and hold-time numbers may get better.



NOTE: Information contained in this section is preliminary and is subject to change.

### 8.6.1 EBIO and EBI1 memory support

The EBIO and EBI1 ports are dedicated to the PoP LPDDR4 SDRAM memory that is attached to the top of the APQ8096 chipset.

#### 8.6.2 **eMMC on SDC1**

eMMC NAND flash can be supported via the SDC1 port. See <u>Section 8.8.1</u> for secure digital interface details.

### 8.6.3 NOR memory on SPI

SPI can be used to support NOR memory devices with appropriate user-modified software. See Section 8.8.12 for serial peripheral interface details.

#### 8.7 Multimedia

Multimedia parameters requiring performance specification are addressed in this section.

#### 8.7.1 Camera interfaces

The APQ8096 device supports up to three 4-lane camera interfaces or up to four (two 4-lane and two 1-lane) camera interfaces.

| Applicable standard                        | Feature exceptions             | APQ variations |
|--------------------------------------------|--------------------------------|----------------|
| MIPI Alliance Specification for CSI-2 v1.3 | RAW7 not supported             | None           |
|                                            | DPCM predictor 2 not supported |                |
| MIPI Alliance Specification for DPHY v1.2  | None                           | None           |
| MIPI Alliance Specification for CPHY v1.0  | None                           | None           |

Table 42 Supported MIPI\_CSI standards and exceptions



## 8.7.2 Audio support

The APQ8096 supports the WCD9335 audio codec IC to provide the system's audio functions. APQ audio-related interface options with the WCD include:

SLIMbus : Section 8.8.6
 I2S : Section 8.8.7
 PCM : Section 8.8.8
 I2C : Section 8.8.11

The APQ8096 also supports the audio portion of HDMI using APQ-internal connections; see Section 8.7.4 for supported HDMI specifications.

## 8.7.3 Display support

The APQ8096 device supports two 4-lane MIPI\_DSI interfaces.

| Applicable standard                                      | Feature exceptions | APQ variations |
|----------------------------------------------------------|--------------------|----------------|
| MIPI Alliance Specification for Display Serial Interface | None               | None           |
| MIPI Alliance Specification for D-PHY V1.2               | None               | None           |

Table 43 Supported MIPI\_DSI standards and exceptions

### 8.7.4 A/V outputs

The HDMI port is only supported by the APQ8096.

| Applicable standard            | Feature exceptions | APQ variations |
|--------------------------------|--------------------|----------------|
| HDMI Specification Version 2.0 | None               | None           |

**Table 44 Supported HDMI standards and exceptions** 

### 8.7.5 DMB support

The APQ8096 supports an external DMB solution using the following interface options:

• TSIF : <u>Section 8.8.9</u> • SD : <u>Section 8.8.1</u>



## 8.8 Connectivity

The connectivity functions supported by the APQ8096 that require electrical specifications include:

- SD, including SD cards and multimedia cards (MMC)
- USB host/slave support with built-in physical layer (PHY)
- Peripheral Component Interconnect Express (PCIe) interfaces
- User-integrated module (UIM) ports, including dual-voltage options
- Serial low-power inter-chip media bus (SLIMbus) interface
- Inter-IC sound (I2S) interfaces
- Pulse-coded modulation (PCM) interfaces
- Transport stream interface (TSIF) interfaces
- Touchscreen connections
- Through proper configuration of the twelve BLSP ports:
- Universal asynchronous receiver/transmitter (UART) ports
- User identity module (UIM) ports, including dual-voltage options
- Inter-integrated circuit (I2C) interfaces
- Serial peripheral interface (SPI) ports

Pertinent specifications for these functions are detailed in the following subsections.

NOTE In addition to the following hardware specifications, consult the latest software release notes for software-based performance features or limitations.

### 8.8.1 SD interfaces

| Applicable standard                                    | Feature exceptions | APQ variations              |
|--------------------------------------------------------|--------------------|-----------------------------|
| Embedded Multimedia Card (e.MMC) Specification version | None               | Timing specifications – see |
| 5.1                                                    |                    | Figure 14                   |
| Secure Digital: Physical Layer Specification version   | None               |                             |
| 3.0                                                    |                    |                             |
| SDIO Card Specification version 3.0                    | None               |                             |

**Table 45 Supported SD standards and exceptions** 



## Single data rate – SDR mode



#### Double data rate – DDR mode



## **HS400** mode input timing



## **HS400** mode output timing



Figure 14 SD interface timing



## 8.8.2 USB interfaces

| Applicable standard                                                                                       | Feature exceptions | APQ variations                             |
|-----------------------------------------------------------------------------------------------------------|--------------------|--------------------------------------------|
| Universal Serial Bus Specification, Revision 3.1 (August 11, 2014 or later)                               | SS Gen 2           | Operating voltages, system clock, and VBUS |
| UTMI + Low Pin Interface (ULPI) Specification<br>(October 20, 2004 Revision 1.1 or later)                 | None               | None                                       |
| On-The-Go and Embedded Host Supplement to the USB 3.0 Specification (May 10, 2012, Revision 1.1 or later) | None               | None                                       |

## **Table 46 Supported USB standards and exceptions**

## 8.8.3 PCIe interface

| Applicable standard                               | Feature exceptions | APQ variations |
|---------------------------------------------------|--------------------|----------------|
| PCI Express Specification, Revision 2.1 (March 4, | None               | None           |
| 2009 or later)                                    |                    |                |

## **Table 47 Supported PCIe standards and exceptions**

#### 8.8.4 UFS interface

| Applicable standard                        | Feature exceptions | APQ variations |
|--------------------------------------------|--------------------|----------------|
| Universal Flash Storage (UFS), Version 2.0 | None               | None           |

## **Table 48 Supported UFS standards and exceptions**

### 8.8.5 UICC interface

| Applicable standard | Feature exceptions | APQ variations |  |
|---------------------|--------------------|----------------|--|
| ISO/IEC 7816-3      | None               | None           |  |

## **Table 49 Supported UICC standards and exceptions**

## 8.8.6 SLIMbus interface

| Applicable standard                              | Feature exceptions | APQ variations |
|--------------------------------------------------|--------------------|----------------|
| MIPI Alliance Specification for Serial Low-power | None               | None           |
| Interchip Media Bus Version 1.01.01              |                    |                |

# **Table 50 Supported SLIMbus standards and exceptions**



### 8.8.7 I2S interfaces

There are two I2S interface types supported by the APQ8096:

- Legacy I2S interfaces for primary and secondary microphones and speakers.
- The multiple I2S (MI2S) interface for microphone and speaker functions, including 7.1 audio for HDMI.

The following information applies to both interface types.

| Applicable standards                                | Feature exceptions                                                                   | APQ variations          |
|-----------------------------------------------------|--------------------------------------------------------------------------------------|-------------------------|
| Philips I2S Bus Specifications revised June 5, 1996 | Specifications revised June 5, 1996 None When an external SCI used, a duty cycle bet |                         |
|                                                     |                                                                                      | 45% to 55% is required. |

Table 51 Supported I2S standards and exceptions



Figure 15 I2S timing diagram

116



|                    | Parameter                  | Comments <sup>1</sup> | Min      | Тур | Max      | Unit |
|--------------------|----------------------------|-----------------------|----------|-----|----------|------|
| Using internal SCK |                            |                       |          |     |          | Į.   |
| Freque             | ncy                        | _                     | _        | _   | 12.288   | MHz  |
| Т                  | Clock period               | _                     | 81.380   | _   | _        | ns   |
| t(HC)              | Clock high                 | _                     | 0.45 × T | _   | 0.55 × T | ns   |
| t(LC)              | Clock low                  | -                     | 0.45 × T | _   | 0.55 × T | ns   |
| t(sr)              | SD and WS input setup time | _                     | 16.276   | _   | _        | ns   |
| t(hr)              | SD and WS input hold time  | _                     | 0        | _   | _        | ns   |
| t(dtr)             | SD and WS output delay     | -                     | _        | _   | 65.100   | ns   |
| t(htr)             | SD and WS output hold time | _                     | 0        | _   | -        | ns   |
| Using e            | external SCK               |                       |          |     |          |      |
| Freque             | ncy                        | -                     | _        | _   | 12.288   | MHz  |
| Т                  | Clock period               | _                     | 81.380   | _   | -        | ns   |
| t(HC)              | Clock high                 | -                     | 0.45 × T | _   | 0.55 × T | ns   |
| t(LC)              | Clock low                  | _                     | 0.45 × T | _   | 0.55 × T | ns   |
| t(sr)              | SD and WS input setup time | _                     | 16.276   | _   | _        | ns   |
| t(hr)              | SD and WS input hold time  |                       | 0        | _   |          | ns   |
| t(dtr)             | SD and WS output delay     | -                     | _        | _   | 65.100   | ns   |
| t(htr)             | SD and WS output hold time | 1                     | 0        | -   | -        | ns   |

<sup>1.</sup> Load capacitance between 10 to 40 pF.

**Table 52 I2S interface timing** 

## 8.8.8 External-codec PCM interface

• Primary PCM interface (2048 kHz clock)



Figure 16 PCM\_SYNC timing





Figure 17 PCM\_CODEC to APQ timing



Figure 18 APQ to PCM\_CODEC timing

|           | Parameter                                   | Comments | Min | Тур   | Max | Unit |
|-----------|---------------------------------------------|----------|-----|-------|-----|------|
| t(sync)   | PCM_SYNC cycle time                         | _        | -   | 125   | _   | μs   |
| t(synca)  | PCM_SYNC asserted time                      | _        | -   | 488   | -   | ns   |
| t(syncd)  | PCM_SYNC deasserted time                    | _        | -   | 124.5 | _   | μs   |
| t(clk)    | PCM_CLK cycle time                          | _        | _   | 488   | _   | ns   |
| t(clkh)   | PCM_CLK high time                           | _        | _   | 244   | _   | ns   |
| t(clkl)   | PCM_CLK low time                            | _        | _   | 244   | _   | ns   |
| t(susync) | PCM_SYNC offset time to PCM_CLK falling     | -        | -   | 122   | -   | ns   |
| t(sudin)  | PCM_DIN setup time to PCM_CLK falling       | -        | 60  | -     | -   | ns   |
| t(hdin)   | PCM_DIN hold time after<br>PCM_CLK falling  | -        | 10  | _     | -   | ns   |
| t(pdout)  | Delay from PCM_CLK rising to PCM_DOUT valid | -        | -   | _     | 350 | ns   |
| t(zdout)  | Delay from PCM_CLK falling to               | _        | _   | 160   | _   | ns   |



| Parameter     | Comments | Min | Тур | Max | Unit |
|---------------|----------|-----|-----|-----|------|
| PCM_DOUT HIGH |          |     |     |     |      |

### Table 53 PCM\_CODEC timing parameters

## • Auxiliary PCM interface (128 kHz clock)



Figure 19 AUX\_PCM\_SYNC timing



Figure 20 AUX\_PCM\_CODEC to APQ timing



Figure 21 APQ to AUX\_PCM\_CODEC timing

|                          | Parameter                    | Comments | Min  | Тур  | Max | Unit |
|--------------------------|------------------------------|----------|------|------|-----|------|
| t(auxsync) <sup>1</sup>  | AUX_PCM_SYNC cycle time      | _        | -    | 125  | -   | μs   |
| t(auxsynca) <sup>1</sup> | AUX_PCM_SYNC asserted time   | _        | 62.4 | 62.5 | _   | μs   |
| t(auxsyncd) <sup>1</sup> | AUX_PCM_SYNC deasserted time | -        | 62.4 | 62.5 | -   | μs   |
| t(auxclk) 1              | AUX_PCM_CLK cycle time       | -        | -    | 7.8  | -   | μs   |



|              | Parameter                                       | Comments | Min  | Тур | Max | Unit |
|--------------|-------------------------------------------------|----------|------|-----|-----|------|
| t(auxclkh) 1 | AUX_PCM_CLK high time                           | -        | 3.8  | 3.9 | _   | μs   |
| t(auxclkl) 1 | AUX_PCM_CLK low time                            | -        | 3.8  | 3.9 | -   | μs   |
| t(suauxsync) | AUX_PCM_SYNC setup time to AUX_PCM_CLK rising   | -        | 1.95 | _   | _   | ns   |
| t(hauxsync)  | PCM_SYNC hold time after AUX_PCM_CLK rising     | -        | 1.95 | _   | _   | ns   |
| t(suauxdin)  | AUX_PCM_DIN setup time to AUX_PCM_CLK falling   | -        | 70   | _   | _   | ns   |
| t(hauxdin)   | AUX_PCM_DIN hold time after AUX_PCM_CLK falling | -        | 20   | _   | _   | ns   |
| t(pauxdout)  | Delay from AUX_PCM_CLK to AUX_PCM_DOUT valid    | -        | -    | _   | 50  | ns   |

<sup>1.</sup> These values require that the CODEC\_CTL is not being used to override the codec clock and sync operation.

## Table 54 AUX\_PCM\_CODEC timing parameters

### 8.8.9 **TSIF**

| Applicable standard                                         | Feature exceptions | APQ variations |
|-------------------------------------------------------------|--------------------|----------------|
| ITU-T H.222.0 Transport Stream (HTS); also known as ISO/IEC | None               | None           |
| 13818-1                                                     |                    |                |

**Table 55 Supported TSIF standards and exceptions** 

### **8.8.10 Touchscreen connections**

Touchscreen panels are supported using I2C buses (<u>Section 8.8.11</u>) and GPIOs configured as discrete digital inputs (<u>Section 8.4.2</u>). Additional specifications are not required.

### 8.8.11 I2C interface

| Applicable standard            | Feature exceptions | APQ variations            |
|--------------------------------|--------------------|---------------------------|
| I2C Specification, version 3.0 | None               | HS mode, slave mode, and  |
|                                |                    | 10-bit addressing are not |
|                                |                    | supported.                |

**Table 56 Supported I2C standards and exceptions** 



## 8.8.12 Serial peripheral interface

The APQ8096 supports SPI only in the master mode. Any one of the 12 BLSP ports can be configured as an SPI master.



Figure 22 SPI master timing diagram

| Parameter              | Comments            | Min | Тур | Max | Unit |
|------------------------|---------------------|-----|-----|-----|------|
| T (SPI clock period) 1 | 50 MHz maximum      | 20  | -   | -   | ns   |
| t(ch)                  | Clock HIGH          | 8   | _   | _   | ns   |
| t(cl)                  | Clock LOW           | 8   | _   | _   | ns   |
| t(mov)                 | Master output valid | -5  | _   | 5   | ns   |
| t(mis)                 | Master input setup  | 5   | _   | _   | ns   |
| t(mih)                 | Master input hold   | 1   | _   | _   | ns   |

1. The minimum clock period includes 1% jitter of maximum frequency.

**Table 57 SPI master timing characteristics** 

### 8.8.13 Internal functions

Some internal functions require external interfaces to enable their operations. These include clock generation, modes and resets functions.

### 8.8.13.1 Clocks

Clocks that are specific to particular functions are addressed in the corresponding sections of this document. Others are specified here.



# 8.8.13.1.1 19.2 MHz CXO input



Figure 23 XO timing parameters

|        | Parameter       | Comments               | Min  | Тур    | Max  | Unit |
|--------|-----------------|------------------------|------|--------|------|------|
| t(xoh) | XO logic high   | _                      | 22.6 | _      | 29.5 | ns   |
| t(xol) | XO logic low    | _                      | 22.6 | -      | 29.5 | ns   |
| Т      | XO clock period | _                      | _    | 52.083 | _    | ns   |
| 1/T    | Frequency       | 19.2 MHz must be used. | ı    | 19.2   | ı    | MHz  |

**Table 58 XO timing parameters** 

# **8.8.13.1.2** CXO\_2 specification



Figure 24 CXO\_2 timing parameters

|        | Parameter       | Comments              | Min  | Тур    | Max  | Unit |
|--------|-----------------|-----------------------|------|--------|------|------|
| t(xoh) | XO logic high   |                       | 22.6 | -      | 29.5 | ns   |
| t(xol) | XO logic low    |                       | 22.6 | _      | 29.5 | ns   |
| Т      | XO clock period |                       | _    | 52.083 | _    | ns   |
| 1/T    | Frequency       | 19.2 MHz must be used | _    | 19.2   | _    | MHz  |

Table 59 CXO\_2 timing parameters



## 8.8.13.1.3 Sleep clock



**Figure 25 Sleep-clock timing parameters** 

|        | Parameter              | Comments | Min  | Тур    | Max   | Unit |
|--------|------------------------|----------|------|--------|-------|------|
| t(xoh) | Sleep-clock logic high | ı        | 4.58 | -      | 25.94 | μs   |
| t(xol) | Sleep-clock logic low  | _        | 4.58 | _      | 25.94 | μs   |
| Т      | Sleep-clock period     | -        | _    | 30.518 | _     | μs   |
| F      | Sleep-clock frequency  | F = 1/T  | _    | 32.768 | _     | kHz  |
| Vpp    | Peak-to-peak voltage   | 1        | _    | 1.8    | _     | V    |

**Table 60 Sleep-clock timing parameters** 

### 8.8.13.2 Modes and resets

Mode and reset functions are basic digital I/Os that meet the performance specifications presented in Section 8.5.

### 8.8.13.3 SWD

|                 | Parameter                                                | Min | Max  | Unit |
|-----------------|----------------------------------------------------------|-----|------|------|
| T <sub>OS</sub> | SWDIO output skew to falling edge of SWDCLK              | 0   | 17.5 | ns   |
| T <sub>su</sub> | Input setup time between SWDIO and rising edge of SWDCLK | 4   | -    | ns   |
| T <sub>hd</sub> | Input hold time between SWDIO and rising edge of SWDCLK  | 1   | -    | ns   |

**Table 61 AC timing parameters** 

## 8.8.14 RF and power management interfaces

The supported chipset and RFFE interfaces are listed in

Table 15 and Table 16. The digital I/Os must meet the logic-level requirements specified in Section 8.4.2. The Rx and Tx baseband interfaces are proprietary, and therefore are not specified



# 8.8.14.1 RF front end (RFFE)

| Applicable standard                                  | Feature exceptions | APQ variations |
|------------------------------------------------------|--------------------|----------------|
| MIPI Alliance Specification for RF Front-End Control | None               | None           |
| Interface version 1.0                                |                    |                |

# **Table 62 Supported RFFE standards and exceptions**

# 8.8.14.2 System power management interface (SPMI)

| Applicable standard                          | Feature exceptions | APQ variations |
|----------------------------------------------|--------------------|----------------|
| MIPI Alliance Specification for System Power | None               | None           |
| Management Interface (SPMI) version 1.0      |                    |                |

**Table 63 Supported SPMI standards and exceptions** 



# 9 About eInfochips

eInfochips is a Product and Semiconductor Design Solutions company, based out of Sunnyvale (USA) and Ahmedabad (India). The company has delivered turnkey solutions from its global offshore development centres for industries like Aerospace & Defence, Security & Surveillance, Semiconductor, Consumer Electronics, Medical Devices, Media & Broadcast, Retail and Software.

Being an innovation driven company, elnfochips has a portfolio of in-house hardware and software IPs to accelerate product development and testing. Having contributed to over 500+ customer products that have more than 10 Million deployments worldwide, elnfochips expertise has been recognized by reputed global agencies like Gartner, Frost & Sullivan and Zinnov.

Comprehensive expertise and intricate understanding of Qualcomm Technologies, Inc.'s Qualcomm® Snapdragon™ processors makes eInfochips an ideal partner for efficient and high performance designs

#### **Contact Information:**

| Corporate Headquarter:   | USA Office:                |
|--------------------------|----------------------------|
| eInfochips Ltd.          | eInfochips Ltd.            |
| 11 A/B Chandra Colony,   | 1230 Midas Way, Suite# 200 |
| Behind Cargo Motors,     | Sunnyvale, CA 94085.       |
| Off. C. G. Road,         | USA                        |
| Ellisbridge,             |                            |
| Ahmedabad 380 006        |                            |
| Tel +91-79-2656 3705     | Tel +1-408-496-1882        |
| Fax +91-79-2656 0722     | Fax +1-801-650-1480        |
| 144 131 73 2030 0722     |                            |
| Technical Assistance:    | eInfochips Qualcomm portal |
| Technical Support:       | qcsupport@einfochips.com   |
| Sales/Marketing Support: | marketing@einfochips.com   |